Active pixel sensor (APS) imaging devices are described in U.S. Pat. No. 5,471,515. These imaging devices include an array of pixel cells, arranged in rows and columns, that convert light energy into electric signals. Each pixel includes a photodetector and one or more active transistors. The transistors typically provide amplification, read-out control and reset control, in addition to producing the electric signal output from the cell. Providing amplification at each pixel may help to reduce noise and distortion levels.
Main sources of image sensor noise include fixed pattern noise (FPN) or temporal noise. FPN may manifest as a stationary background pattern in the image which is caused by mismatches in device parameters. Temporal noise is the temporal variation in pixel output values under uniform illumination due to device noise. Row-wise temporal noise (RTN) may manifest as stripes of different intensity in an image produced by an object with uniform intensity. Both FPN and RTN may be caused by voltage fluctuations in the sensor.
A sensor includes a pixel array with pixels arranged in rows and columns. Analog signals produced by the pixels during an exposure are passed to a read-out chain. The read-out chain includes a sample-and-hold (S/H) block and an analog-to-digital converter (ADC). A reference voltage generator provides a reference voltage to capacitors in each of the S/H units in the S/H block (one per column) during a pixel read-out operation. The reference voltage generator provides another reference voltage to capacitors in the ADC during a digitization operation.
The reference voltage generator includes a variable voltage generator, e.g., a resistor ladder with a current source and multiple switches which may be selected in different numbers to generate different voltages. The reference voltage generator also includes a sample-and-hold circuit to sample a reference voltage prior to the pixel read-out operation or the digitization operation and a buffer amplifier to drive the appropriate reference voltage to the relatively high impedance load presented by the S/H block and the variable impedance load provided by the ADC.
The reference voltage generator 100 includes a resistor ladder 102 with a current source 104, which provides, for example, a nominal current of about 100 μA. The resistor ladder 102 may be configured as a voltage divider and include a set of programmable switches 106 to select one of a number of available reference voltage values Vref0–Vref15. The selected reference voltage is passed to a sample-and-hold (“S/H”) circuit 110. When selected, a sampling switch 112 samples the selected referenced voltage onto a holding capacitor 114. The sampled reference voltage is passed to a buffer amplifier 120 that amplifies the signal and passes the reference voltage to the appropriate stage of the read-out chain. The buffer amplifier 120 may be a voltage amplifier with unity gain. The buffer amplifier 120 acts as a voltage driver, and enables the reference voltage generator to provide a stable reference voltage with enough current to drive both high and low impedance loads.
Analog signals generated by the pixels 204 are read out row-by-row to a read-out chain 206. The read-out chain includes a S/H block 210, a multiplexing block 212, a gain block 214, and an analog-to-digital converter (“ADC”) block 216. The reference voltage generator 100 provides a reference voltage Vcl
The S/H block 210 includes a number of S/H units 300, one for each column in the pixel array 202. The S/H units 300 may have a column parallel architecture, as shown in
The signal on the pixel in the column is sampled through Sh_sig switch 310 onto the signal capacitor 306 in the first portion of a row sampling period. After the capacitor is charged to the proper voltage, the photosensitive element in the pixel is reset. The reset level of the pixel is sampled through Sh_rst switch 312 during a second portion of the row sampling period.
During column read-out of the S/H block 210, the S/H units are read out sequentially. When the S/H unit 300 is selected, the column select switches 320 and crowbar switch 330 are closed. This shorts the front plates 311, 313 of the signal capacitor 306 and the reset capacitor 308, respectively, driving the respective charges on these capacitors out to the multiplexer block 212.
Each of the signal and reset capacitors may be relatively small, e.g., about 1 pF. However, during the row sampling operation, the reference voltage generator 100 must provide the clamping voltage Vcl
Sampling the reference voltage Vcl
The reference voltage generator 100 also provides a reference voltage to the ADC block 216 prior to row digitization. In a row digitization operation, the sampled analog signal values read out from pixels in a row are converted into digital values. The ADC block 216 may include an 8-bit successive approximation ADC 400, as shown in
The reference voltage Vref is selected from the resistor ladder 102 using the programmable switches 106 and is sampled onto the capacitor 114 in the S/H circuit 100 prior to the row digitization operation. The buffer amplifier 120 drives the sampled reference voltage Vref to the load presented by the ADC 400 in the ADC block 216.
The number of capacitors 410–417 coupled to the Vref node 405 changes depending on the size of the analog signal sampled from a pixel. Thus, the load on the reference voltage generator 100 varies during the analog-to-digital conversion in the row digitization process. To reduce noise, all pixel digitization should have the same Vref. The voltage buffer amplifier 120 provides the same sampled reference voltage Vref to the ADC despite the variations in the loads for different analog pixel signals.
Sampling the reference voltage Vref prior to each row digitization operation and driving the sampled reference voltage Vref with the buffer amplifier 120 may enhance the stability of the reference voltage provided to the ADC 400 for each pixel digitization. This may reduce any noise disturbances coupled into the ADC 400 due to variations in the reference voltage Vref during digitization of different signals since all pixel digitizations within each row are reliably provided with the same reference voltage. This may be particularly useful when the ADC 216 includes multiple ADCs for digitization of the pixel signals from the same row.
A number of embodiments have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. Accordingly, other embodiments are within the scope of the following claims.
This application is a continuation of U.S. patent application Ser. No. 09/976,843, filed Oct. 12, 2001 is now as U.S. Pat. No. 6,567,028, the entire disclosure being incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5019821 | Sugimoto | May 1991 | A |
5343201 | Takayama et al. | Aug 1994 | A |
5402128 | Kusumoto et al. | Mar 1995 | A |
5668500 | LeFevre | Sep 1997 | A |
5886353 | Spivey et al. | Mar 1999 | A |
5920274 | Gowda et al. | Jul 1999 | A |
5936566 | Park | Aug 1999 | A |
5982318 | Yiannoulos | Nov 1999 | A |
6002157 | Kozuka | Dec 1999 | A |
6037577 | Tanaka et al. | Mar 2000 | A |
6091280 | Hynecek | Jul 2000 | A |
6181269 | Nischiuchi et al. | Jan 2001 | B1 |
6184516 | Sawada et al. | Feb 2001 | B1 |
6249240 | Bellaouar | Jun 2001 | B1 |
6353401 | Aswell et al. | Mar 2002 | B1 |
6424375 | Fowler | Jul 2002 | B1 |
6453309 | Kananen et al. | Sep 2002 | B1 |
6518907 | Tsai | Feb 2003 | B1 |
6538591 | Sato et al. | Mar 2003 | B1 |
6567028 | Huang et al. | May 2003 | B1 |
6717542 | Harada | Apr 2004 | B1 |
20010040548 | Ikeda | Nov 2001 | A1 |
Number | Date | Country | |
---|---|---|---|
20030128147 A1 | Jul 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09976843 | Oct 2001 | US |
Child | 10368464 | US |