Reflection phase shifter and multiple bit phase shifter

Information

  • Patent Grant
  • 5379007
  • Patent Number
    5,379,007
  • Date Filed
    Monday, November 8, 1993
    31 years ago
  • Date Issued
    Tuesday, January 3, 1995
    29 years ago
Abstract
A reflection phase shifter includes a 3 dB directional coupler having opposite first and second ends, a reflection circuit connected between the first and second ends of the 3 dB directional coupler, a first resonant circuit connected between a node connecting the first end of the 3 dB directional coupler and the reflection circuit and ground, and a second resonant circuit connected between a node connecting the second end of the 3 dB directional coupler and the reflection circuit and ground. Each resonant circuit comprises an FET and an inductor connected between source and drain electrodes of the FET. In this reflection phase shifter, when the resonant circuits are open, the first and second ends of the 3 dB directional coupler are connected to the reflection circuit. On other hand, when the resonant circuits are short-circuited, the first and second ends of the 3 dB directional coupler are grounded. As a result, three different phases, i.e., two different phase shift quantities, are attained in one reflection phase shifter.
Description

FIELD OF THE INVENTION
The present invention relates to a reflection phase shifter and a multiple bit phase shifter that can reduce chip size.
BACKGROUND OF THE INVENTION
FIG. 11 is a circuit diagram illustrating a structure of a conventional three bit phase shifter, In the figure, three bit phase shifter 900 includes three reflection phase shifters 900a to 900c providing different phase shift quantities from each other. The reflection phase shifters 900a to 900c are connected in series between an input terminal 1 and an output terminal 2.
The reflection phase shifter 900a comprises a 3 dB directional coupler 3 and a reflection circuit 90 interposed between opposite ends of the 3 dB directional coupler 3. The reflection circuit 90 includes two FETs 4a and 4b whose sources are grounded and whose drains are connected through transmission lines 6a and 6b to the respective ends of the 3 dB directional coupler 3. Reference numerals 5a and 5b designate gate bias terminals of the FETs 4a and 4b, respectively.
Since the reflection phase shifters 900b and 900c are identical to the reflection phase shifter 900a, only blocks are illustrated for the reflection phase shifters 900b and 900c in FIG. 11 for simplification.
A description is given of the operation.
Initially, the operating principle of a reflection phase shifter in which a reflection (.GAMMA..sub.T) is connected between opposite ends of an ideal 3 dB directional coupler is described.
Characteristics of the reflection phase shifter are represented in an S matrix as follows: ##EQU1## where a1 is an input power and b1 to b4 are reflected Dowers of the input power to the respective ends of the 3 dB directional coupler.
In addition, f1 and f2 in the equation (1) are operating characteristics of the ideal 3 dB directional coupler and represented as follows: ##EQU2## wherein .THETA. is the electrical length of the 3 dB directional coupler and k is the coupling coefficient of the 3 dB directional coupler.
The equation (1) is converted to
b1=f1.GAMMA..sub.T b2+f2.GAMMA..sub.T b4 (4)
b2=f1a1 (5)
b3=f2.GAMMA..sub.T b2+f1.GAMMA..sub.T b4 (6)
b4=f2a1 (7)
From these equations (4) to (7), following S parameters are obtained.
S11=S22=b1/a1=f1.sup.2.GAMMA..sub.T (8)
S21=S12=b3/a1=2f1f2.GAMMA..sub.T (9)
Since the 3 dB directional coupler is an ideal one, the coupling coefficient k is 1/.sqroot.2 and the electrical length .THETA. is 90.degree.. Accordingly,
f1=1.sqroot.2 (10)
f2=j.multidot.-1/.sqroot.2 (11)
When the equations (10) and (11) are combined, the equation (9) is converted to
S 21=S12=2f1f2.GAMMA..sub.T=- k.GAMMA..sub.T (12)
From the equation (12), it is found that the phase shift quantity of the reflection phase shifter including the ideal 3 dB directional coupler is determined by the reflection (.GAMMA..sub.T) connected between the opposite ends of the 3 dB directional coupler.
FIG. 12(a) illustrates a part of the reflection circuit 90 included in the reflection phase shifter 900a shown in FIG. 11. In the figure, reference numeral 4 designates an FET, numeral 5 designates a gate bias terminal of the FET 4, numeral 6 designates a transmission line, and numeral 7 designates a connecting terminal. FIGS. 12(b) and 12(c) illustrate the reflection circuit of FIG. 12(a) during the switching operation of the FET 4. In FIG. 12(b), the FET 4 is in the ON state. In FIG. 12(c), the FET 4 is in the OFF state.
In the reflection circuit of FIG. 12(a), the reflection viewed from the input side, i.e., the impedance Z.sub.T of the circuit is represented as ##EQU3## where R.sub.T is the resistance of the whole circuit, X.sub.T is the reactance of the whole circuit, Z.sub.L is the impedance of the distributed constant line 6, Z.sub.FET is the impedance of the FET 4, and .THETA..sub.L is the electrical length of the distributed constant line 6.
The impedances of the FET 4 in the ON and OFF states are respectively represented by the following equations (14) and (15).
Z.sub.FET -ON=R.sub.ON= 0 (14)
Z.sub.FET -OFF=1/j.omega.C (15)
When the equations (14) and (15) are combined with the equation (13), the following equations (16) and (17) are obtained. ##EQU4## where Zf and Xf are the impedance and the reactance of the reflection circuit, respectively, when the FET is in the ON state, and Zr and Xr are the impedance and the reactance of the reflection circuit, respectively, when the FET is in the OFF state. Since the equations (16) and (17) comprise imaginary components only, the reflection .GAMMA..sub.T is represented as follows: ##EQU5## Assuming that
.vertline..GAMMA..sub.T.vertline.= 1 (19)
and
.GAMMA..sub.T=.vertline..GAMMA..sub.T.vertline. exp(j.phi.'/2)(20)
(.phi.'/2: phase component of .GAMMA..sub.T)
the equation (18) is simplified to
tan(.phi.'/2)=2X.sub.T/ 1-X.sub.T.sup.2 (21)
The reactance X.sub.T of the equation (21) becomes tan(.phi.'/4) according to the following formula of double angle trigonometric functions (22), ##EQU6## and, therefore, it is found that the phase shift quantity is doubled by the reflection.
From the equations (12), (18), and (20), the following equation (23) is attained. ##EQU7##
Assuming that
.vertline.S21.vertline.=1 (24)
and
S21=.vertline.S21.vertline.exp(j.phi./2)
(.phi./2: phase component) (25)
the phase .angle.S21 of the reflection phase shifter where the reflection of the reflection circuit is .GAMMA..sub.T is represented by ##EQU8##
If a reflection phase shifter having a phase shift quantity .increment..phi. is designed, the relation between the reflection Ff of the reflection circuit in the FET-ON state and the reflection Fr of the reflection circuit in the FET-OFF state is set as shown in the phase diagram of FIG. 13.
Accordingly, from the equations (16) and (17), the following equations (27) and (28) are attained. ##EQU9## From the equations (27) and (28), element parameters of the reflection circuit shown in FIG. 9 are obtained.
As described above, since the conventional reflection phase shifter provides only one phase shift quantity, as many reflection phase shifters as desired phase shift quantities must be connected in series to make a multiple bit phase shifter, increasing the chip size of the multiple bit phase shifter.
In such a multiple bit phase shifter, an input signal is transmitted through a plurality of the reflection phase shifters connected in series, so that the transmission ..Loss of the signal is unfavorably increased.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a reflection phase shifter providing a plurality of different phase shift quantities.
Another object of the present invention is to provide a multiple bit phase shifter including a reflection phase shifter which is smaller than the conventional multiple bit phase shifter.
Still another object of the present invention is to provide a multiple bit phase shifter including reflection phase shifter which has less signal transmission loss than that of the conventional multiple bit phase shifter.
Other objects and advantages of the present invention will become apparent from the detailed description given hereinafter; it should be understood, however, that the detailed description and specific embodiment are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.
According to a first aspect of the present invention, a reflection phase shifter includes a 3 dB directional coupler having opposite first and second ends, a reflection circuit connected between the first and second ends of the 3 dB directional coupler, a first resonance circuit connected between a node connecting the first end of the 3 dB directional coupler and the reflection circuit and ground, and a second resonance circuit connected between a node connecting the second end of the 3 dB directional coupler and the reflection circuit and ground. Each resonance circuit comprises an FET and an inductor connected between source and drain electrodes of the FET. In this reflection phase shifter, when the resonance circuits are open, the first and second ends of the 3 dB directional coupler are connected to the reflection circuit. On the other hand, when the resonance circuits are short-circuited, the first and second ends of the 3 dB directional coupler are grounded. As a result, three different phases are attained in one reflection phase shifter.
According to a second aspect of the present invention, a reflection phase shifter includes a 3 dB directional coupler having opposite first and second ends, a reflection circuit disposed between the first and second ends of the 3 dB directional coupler, a first resonance circuit interposed between the first end of the directional coupler and the reflection circuit, and a second resonance circuit interposed between the second end of the directional coupler and the reflection circuit. Each resonance circuit comprises an FET and an inductor connected between source and drain electrodes of the FET. In this reflection phase shifter, when the resonance circuits are open, the first and second ends of the 3 dB directional coupler are connected to the reflection circuit. On the other hands when the resonance circuits are short-circuited, the first and second ends of the 3 dB directional coupler are open. As a result, three different phases are attained in one reflection phase shifter.
According to a third aspect of the present invention, a two bit phase shifter comprises an input side SPDT (Single Pole Double Throw) switch, an output side SPDT switch, a first 3 dB directional coupler having open or grounded opposite ends connected between the input side and the output side SPDT switches, and a reflection phase shifter connected between the input side and the output side SPDT switches in parallel with the first 3 dB directional coupler. The reflection phase shifter comprises a second 3 dB directional coupler having opposite first and second ends and two FETs. Source electrodes of the FETs are grounded and drain electrodes of the FETs are respectively connected to the first and second ends of the second 3 dB directional coupler via transmission lines. By controlling the input side and the output side SPDT switches, an input signal is transmitted through one of the reflection phase shifter and the first 3 dB directional coupler. In this way, three different phases, i.e., two different phase shift quantities, are attained by only switching the signal transmission path. Since the input signal is transmitted through only one reflection phase shifter, the signal transmission loss is significantly decreased compared to the conventional two bit phase shifter in which two reflection phase shifters having different phase shift quantities are connected in series.
According to a fourth aspect of the present invention, a three bit phase shifter comprises an input side SPDT switch, an output side SPDT switch, and two reflection phase shifters connected in parallel with each other between the input side and the output side SPDT switches. Each reflection phase shifter comprises a 3 dB directional coupler having opposite first and second ends and two FETs. Source electrodes of the FETs are grounded and drain electrodes of the FETs are respectively connected to the first and second ends of the 3 dB directional coupler via transmission lines. By controlling the input side and the output side SPDT switches, an input signal is transmitted through one of the reflection phase shifters having different phase shift quantities. In this way, four different phases, i.e., three different phase shift quantities, are attained only by switching the signal transmission path. Since the input signal is transmitted through only one reflection phase shifter, the signal transmission loss is significantly decreased compared to the conventional three bit phase shifter in which three reflection phase shifters having different phase shift quantities are connected in series. In addition, since two reflection phase shifters provide three different phase shift quantities, the chip size is reduced compared to the conventional three bit phase shifter.





BRIEF DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1 is a circuit diagram illustrating a reflection phase shifter in accordance with a first embodiment of the present invention.
FIG. 2 is a diagram illustrating different phases attained in the reflection phase shifter of FIG. 1.
FIG. 3 is a circuit diagram illustrating a reflection phase shifter in accordance with a second embodiment of the present invention.
FIG. 4 is a diagram illustrating different phases attained in the reflection phase shifter of FIG. 3.
FIG. 5 is a circuit diagram illustrating a reflection phase shifter in accordance with a third embodiment of the present invention.
FIG. 6 is a diagram illustrating different phases attained in the reflection phase shifter of FIG. 5.
FIG. 7 is a circuit diagram illustrating a multiple bit phase shifter in accordance with a fourth embodiment of the present invention.
FIG. 8 is a circuit diagram illustrating a multiple bit phase shifter in accordance with a fifth embodiment of the present invention.
FIG. 9 is a circuit diagram illustrating a multiple bit phase shifter in accordance with a sixth embodiment of the present invention.
FIG. 10 is a circuit diagram illustrating a multiple bit phase shifter in accordance with a seventh embodiment of the present invention.
FIG. 11 is a circuit diagram illustrating a multiple bit phase shifter in accordance With the prior art.
FIG. 12(a) is a circuit diagram illustrating a part of a reflection circuit included in the reflection phase shifter of FIG. 11 and FIGS. 12(b) and 12(c) illustrate the reflection circuit during the switching operation of an FET included in the reflection circuit.
FIG. 13 is a diagram illustrating the phase state of the reflection circuit included in the reflection phase shifter of FIG. 11.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1 is a circuit diagram illustrating a reflection phase shifter in accordance with a first embodiment of the present invention. In the figure, the same reference numerals as in FIG. 11 designate the same or corresponding parts. The reflection phase shifter 100 according to this first embodiment comprises a 3 dB directional coupler 3, a reflection circuit 90a, and source-grounded FETs 7a and 7b. The 3 dB directional coupler 3 is interposed between an input terminal la and an output terminal 2a. The reflection circuit 90a is interposed between opposite first and second ends of the 3 dB directional coupler 3. Drains of the FETs 7a and 7b are connected to the first and second ends of the 3 dB directional coupler 3, respectively. A inductor 9 is connected between the source and the drain of FETs 7a and 7b. The structure of the reflection circuit 90a is fundamentally identical to the reflection circuit 90 of the conventional reflection phase shifter 900a shown in FIG. 11 except that a gate bias terminal 5 is commonly connected to the FETs 4a and 4b. Reference numeral 8 designates a gate bias terminal common to the FETs 7a and 7b.
Each of the source-grounded FETs 7a and 7b having the inductor 9 between the source and the drain is a resonance circuit which resonates at the center frequency in the employed frequency band. When the resonance circuits are open, i.e., when the FETs 7a and 7b are in the OFF state, the opposite first and second ends of the 3 dB directional coupler 3 are respectively connected to the transmission lines 6a and 6b of the reflection circuit 90a. On the other hand, when the resonance circuits are short-circuited, i.e., when the FETs 7a and 7b are in the ON state, the first and second ends of the 3 dB directional coupler 3 are grounded.
A description is given of operation. When the FETs 7a and 7b are in the OFF state, the first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a. Since the structure of the reflection circuit 90a is identical to the reflection circuit 90 shown in FIG. 11, the reflection phase shifter 100 operates in the same way as the conventional reflection phase shifter 900a shown in FIG. 11. On the other hand, when the FETs 7a and 7b are in the ON state, the first and second ends of the 3 dB directional coupler 3 are grounded. In this case, since the reactance X.sub.T of the whole circuit is zero in the above-described equation (18), the reflection .GAMMA..sub.T is -1. Therefore, the equation S21=-j.GAMMA..sub.T is reduced to S21=j, and the phase .angle.S21 of the reflection phase shifter is 90.degree.. Accordingly, if the phase shift achieved by the reflection circuit 90a is .phi. , the reflection phase shifter 100 provides three different phases, i.e., 90.degree.+.phi./2.degree., 90.degree., and 90.degree.+.phi./2.degree. respectively indicated by reference numerals 21, 22, and 23 in FIG. 2.
In the reflection phase shifter 100 according to the first embodiment of the present invention, the FETs 7a and 7b each having the inductor 9 connected between the source and the drain are switches for selecting one of the two states, i.e., a state where the opposite first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a and a state where these ends are grounded, whereby three different phases are attained. Therefore, two different phase shift quantities are attained in one reflection phase shifter 100, resulting in a two bit phase shifter smaller than the conventional two bit phase shifter in which two reflection phase shifters are connected in series.
FIG. 3 is a circuit diagram illustrating a reflection phase shifter in accordance with a second embodiment of the present invention. In the figure, the same reference numerals as in FIG. 1 designate the same or corresponding parts. A reflection phase shifter 300 according to the second embodiment comprises a 3 dB directional coupler 3, FETs 10a and 10b, and a reflection circuit 90a. The 3 dB directional coupler 3 is interposed between an input terminal la and an output terminal 2a. Drains of the FETs 10a and 10b are respectively connected to opposite first and second ends of the 3 dB directional coupler 3. Sources of these FETs are connected to the reflection circuit 90a. A resonant inductor 12 is connected between the source and the drain of each FET. Reference numeral 11 designates a gate bias terminal common to the FETs 10a and 10b.
Each of the FETs 10a and 10b having the inductor 12 connected between the source and the drain is a resonance circuit which resonates at the center frequency in the employed frequency band. When these resonance circuits are open, i.e., when the FETs 10a and 10b are in the OFF state, the first and second ends of the 3 dB directional coupler 3 are open. On the other hand, when the resonance circuits are short-circuited, i.e., when the FETs 10a and 10b are in the ON state, the first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a.
A description is given of operation.
When the FETs 10a and 10b are in the ON state, the first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a, and the reflection phase shifter 300 operates in the same way as the conventional reflection phase shifter 900a shown in figure 11. On the other hand, when the FETs 10a and 10b are in the OFF state, the first and second ends of the 3 dB directional coupler 3 are open. In this case, since the reactance of the whole circuit X.sub.T is infinite (.infin.) in the above-described equation (18), the reflection .GAMMA..sub.T is -1. Therefore, the equation S21=-j.GAMMA..sub.T is reduced to S 21=-j, and the phase .angle.S21 of the reflection phase shifter is -90.degree.. Accordingly, if the phase shift quantity achieved by the reflection circuit 90a is .phi., the reflection phase shifter 300 provides three different phases, i.e., 90.degree.+.phi./2.degree., 90.degree.-.phi./2.degree., and -90.degree. respectively indicated by reference numerals 21, 23, and 24 in FIG. 4.
In the reflection phase shifter 300 according to the second embodiment of the present invention, the FETs 10a and 10b each having the inductor 12 connected between the source and the drain are switches for selecting one of the two states, i.e., a state where the first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a and a state where these ends are open, whereby three different phases are attained. Therefore, two different phase shift quantities are attained in one reflection phase shifter, resulting in a two bit phase shifter smaller than the conventional two bit phase shifter including two reflection phase shifters connected in series.
FIG. 5 is a circuit diagram illustrating a reflection phase shifter in accordance with a third embodiment of the present invention. In the figure, the same reference numerals as in FIGS. 1 and 3 designate the same or corresponding parts. In the reflection phase shifter 500 of this third embodiment, the reflection phase shifter 100 of FIG. 1 and the reflection phase shifter 300 of FIG. 3 are combined. More specifically, the FETs 10a and 10b, each having the inductor 12 connected between the source and the gate and making a resonance circuit, are interposed between the respective ends of the 3 dB directional coupler 3 and the reflection circuit 90a. Reference numerals 13a and 13b designate nodes connecting the FETs 10a and 10b to the reflection circuit 90a, respectively. The FETs 7a and 7b, each having the inductor 9 connected between the source and the drain and making a resonance circuit, are interposed between the respective nodes 13a and 13b and ground.
In this reflection phase shifter 500, the FETs 7a, 7b, 10a, and 10b are switches for selecting one of three states, i.e., a state where the opposite first and second ends of the 3 dB directional coupler 3 are connected to the reflection circuit 90a, a state where these ends are open, and a state where these ends are grounded. That is, the operations of the reflection phase shifters 100 and 300 shown in FIGS. 1 and 3, respectively, are combined. Therefore, the reflection phase shifter 500 provides four different phases, i.e., 90.degree.+.phi./2.degree., +90.degree., 90.degree.-.phi./2.degree., and -90.degree. respectively indicated by reference numerals 21, 22, 23, and 24 in FIG. 21, so that three different phase shift quantities are attained in one reflection phase shifter, resulting in a three bit phase shifter smaller than the conventional three bit phase shifter including three reflection phase shifters connected in series.
FIG. 7 is a circuit diagram illustrating a three bit phase shifter in accordance with a fourth embodiment of the present invention. In the figure, the same reference numerals as in FIGS. 1, 3, and 11 designate the same or corresponding parts. The three bit phase shifter 700 of this fourth embodiment comprises the reflection phase shifter 100 of the first embodiment and the reflection phase shifter 300 of the second embodiment which are connected in series. Reference numeral 50a designates a terminal connecting the reflection phase shifters 100 and 300.
In the three bit phase shifter 700, if the phase shift quantity achieved by the reflection circuit 90a comprising the transmission lines 6a and 6b and the FETs 4a and 4b is set at 90.degree., the reflection phase shifter 100 provides two phase shift quantities of 90.degree. and 225.degree. and the reflection phase shifter 300 provides two phase shift quantities of 90.degree. and 225.degree., so that the whole phase shifter 700 provides three phase shift quantities of 180.degree., 90.degree., and 45.degree.. In this fourth embodiment, since the three bit phase shifter 700 is achieved with the two reflection phase shifters 100 and 300, the chip size of the three bit phase shifter 700 is reduced compared to the conventional three bit phase shifter including three reflection phase shifters connected in series.
FIG. 8 is a circuit diagram illustrating a two bit phase shifter in accordance with a fifth embodiment of the present invention. In the figure, the same reference numerals as in FIG. 11 designate the same or corresponding parts. The two bit phase shifter 800 of this fifth embodiment comprises a 3 dB directional coupler 3a, an input side single pole double throw switch (hereinafter referred to as SPDT switch) 17a, an output side SPDT switch 17b, and a reflection circuit 900a which is identical to the conventional reflection circuit shown in FIG. 11. The 3 dB directional coupler 3a is interposed between a first output terminal 60a of the input side SPDT switch 17a and a first input terminal 60c of the output side SPDT switch 17b, and opposite first and second ends of the 3 dB directional coupler 3a are grounded. The reflection phase shifter 900a is interposed between a second output terminal 60b of the input side SPDT switch 17a and a second input terminal 60d of the output side SPDT switch 17b.
In the input side SPDT switch 17a, a pair of FETs 14a and 14b connected in series between an input terminal 1 and ground are connected in parallel to another pair of FETs 14c and 14d that are connected in series between the input terminal 1 and ground. In addition, gates of the FETs 14a and 14c are connected to a first switching control terminal 15a and gates of the FETs 14b and 14d are connected to a second switching control terminal 15b.
In FIG. 8, the output side SPDT switch 17b is identical to the input side SPDT switch 17a and, therefore, only a block is illustrated for the output side SPDT switch 17b. Reference numeral 2 designates an output terminal. Reference numerals 15b and 16b designate switching control terminals.
In this two bit phase shifter 800, the 3 dB directional coupler 3a with the grounded first and second ends provides one phase and the reflection phase shifter 900a provides two different phases. The input side and the output side SPDT switches 17a and 17b switch the signal transmission path between the first signal transmission path through the 3 dB directional coupler 3a and the second signal transmission path through the reflection phase shifter 900a. Therefore, the whole phase shifter 800 provides three different phases, i.e., two different phase shift quantities. In the conventional two bit phase shifter, since two reflection phase shifters having different phase shift quantities are connected in series, the signal transmission loss is increased. In the two bit phase shifter 800 of this embodiment, however, since signals are transmitted through only one reflection phase shifter, the signal transmission loss is significantly reduced compared to the conventional phase shifter.
FIG. 9 is a circuit diagram illustrating a two bit phase shifter in accordance with a sixth embodiment of the present invention. In the figure, the same reference numerals as in FIG. 8 designate the same or corresponding parts. The two bit phase shifter 850 of this sixth embodiment is identical to the two bit phase shifter 800 of FIG. 8 except that the opposite first and second ends of the 3 dB directional coupler 3b are open.
In this two bit phase shifter 850, a signal transmission path is selected from the first signal transmission path through the 3 dB directional coupler 3b and the second signal transmission path through the reflection phase shifter 900a by controlling the input side and the output side SPDT switches 17a and 17b. Also in this case, three different phases, i.e., two different phase shift quantities, are obtained in the phase shifter 850. In the conventional two bit phase shifter, since two reflection phase shifters having different phase shift quantities are connected in series, the signal transmission loss is increased. In the two bit phase shifter 850 of this embodiment, however, since signals are transmitted through only one reflection phase shifter, the signal transmission loss is significantly reduced compared to the conventional phase shifter.
FIG. 10 is a circuit diagram illustrating a three bit phase shifter in accordance with a seventh embodiment of the present invention. In this seventh embodiment, the three bit phase shifter 1000 includes a reflection phase shifter 900a.sub.1, which is identical to the conventional reflection phase shifter 900a shown in FIG. 11, in place of the 3 dB directional coupler 3a of the two bit phase shifter 800 shown in FIG. 8. Other parts are the same as those of the two bit phase shifter 800.
In this three bit phase shifter 1000, the phase of one of the two reflection phase shifters 900a and 900a.sub.1 is set at .phi.1 and the phase of the other reflection phase shifter is set at .phi.2, and a signal transmission path is selected from the first signal transmission path through the reflection phase shifter 900a and the second signal transmission path through the reflection phase shifter 900a.sub.1 by controlling the input side and the output side SPDT switches 17a and 17b, whereby four different phases, 90+.phi.1/2, 90+.phi.2/2, 90-.phi.1/2, and 90-.phi.2/2, are attained. In the conventional three bit phase shifter, since three reflection phase shifters having different phase shift quantities are connected in series, the signal transmission loss is increased. In the three bit phase shifter 1000 of this embodiment, however, since signals are transmitted through only one reflection phase shifter, the signal transmission loss is significantly reduced compared to the conventional phase shifter. In addition, since the three bit phase shifter 1000 includes only two reflection phase shifters, the chip size of the three bit phase shifter 1000 is reduced compared to the conventional three bit phase shifter.
Claims
  • 1. A reflection phase shifter comprising:
  • a 3 dB directional coupler having first and second ends;
  • a reflection circuit having first and second ends connected to the first and second ends of said 3 dB directional coupler, respectively;
  • a first resonant circuit comprising a first field effect transistor (FET) and a first resonant inductor connected between source and drain electrodes of said first FET, the drain electrode of said first FET being connected to a node connecting the first end of said 3 dB directional coupler and the first end of said reflection circuit, the source electrode of said first FET being grounded; and
  • a second resonant circuit comprising a second FET and a second resonant inductor connected between source and drain electrodes of said second FET, the drain electrode of said second FET being connected to a node connecting the second end of the 3 dB directional coupler and the second end of said reflection circuit, the source electrode of said second FET being grounded.
  • 2. The reflection phase shifter of claim 1 wherein said reflection circuit comprises:
  • first and second transmission lines, each of said first and second transmission lines having first and second ends, the first ends of said first and second transmission lines being respectively connected to the first and second ends of said 3 dB directional coupler; and
  • third and fourth FETs, drain electrodes of said third and fourth FETs being connected to the second ends of said first and second transmission lines, respectively, and source electrodes of said third and fourth FETs being grounded.
  • 3. A reflection phase shifter comprising:
  • a 3 dB directional coupler having first and second ends;
  • a reflection circuit having first and second ends;
  • a first resonant circuit comprising a first field effect transistor (FET) and a first resonant inductor connected between source and drain electrodes of said first FET, said first resonant circuit being connected to the first end of said 3 dB directional coupler and the first end of said reflection circuit; and
  • a second resonant circuit comprising a second FET and a second resonant inductor connected between source and drain electrodes of said second FET, said second resonant circuit being connected to the second end of said 3 dB directional coupler and the second end of said reflection circuit.
  • 4. The reflection phase shifter of claim 3 wherein said reflection circuit comprises:
  • first and second transmission lines, each of said first and second transmission lines having first and second ends, the first ends of said first and second transmission lines being respectively connected to the first and second ends of said 3 dB directional coupler; and
  • third and fourth FETs, drain electrodes of said third and fourth FETs being connected to the second ends of said first and second transmission lines, respectively, and source electrodes of said third and fourth FETs being grounded.
  • 5. A reflection phase shifter comprising:
  • a 3 dB directional coupler having first and second ends;
  • a reflection circuit having first and second ends;
  • a first resonant circuit comprising a first field effect transistor (FET) and a first resonant inductor connected between source and drain electrodes of said first FET, said first resonant circuit being connected to the first end of said 3 dB directional coupler and the first end of said reflection circuit;
  • a second resonant circuit comprising a second FET and a second resonant inductor connected between source and drain electrodes of said second FET, said second resonant circuit being connected to the second end of said 3 dB directional coupler and the second end of said reflection circuit;
  • a third resonant circuit comprising a third FET and a third resonant inductor connected between source and drain electrodes of said third FET, said third resonant circuit being connected to the first end of said reflection circuit and ground; and
  • a fourth resonant circuit comprising a fourth FET and a fourth resonant inductor connected between source and drain electrodes of said fourth FET, said fourth resonant circuit being connected to the second end of said reflection circuit and ground.
  • 6. The reflection phase shifter of claim 5 wherein said reflection circuit comprises:
  • first and second transmission lines, each of said first and second transmission lines having first and second ends, the first ends of said first and second transmission lines being respectively connected to a first node connecting said first and third FETs and a second node connecting said second and fourth FETs; and
  • fifth and sixth FETs, drain electrodes of said fifth and sixth FETs being connected to the second ends of said first and second transmission lines, respectively, and source electrodes of said fifth and sixth FETs being grounded.
Priority Claims (1)
Number Date Country Kind
5-128620 May 1993 JPX
US Referenced Citations (4)
Number Name Date Kind
4612520 Boire et al. Sep 1986
4789846 Matsunaga et al. Dec 1988
4810911 Noguchi Mar 1989
5128639 Ueda et al. Jul 1992
Foreign Referenced Citations (4)
Number Date Country
0165202 Jun 1989 JPX
378301 Apr 1991 JPX
398301 Apr 1991 JPX
3244201 Oct 1991 JPX
Non-Patent Literature Citations (2)
Entry
Opp et al., "Design of Digital Loaded-Line Phase-Shift Networks for Microwave Thin-Film Applications," IEEE, 1968, pp. 180-186.
Boire et al., "4:1 Bandwidth Digital Five Bit MMIC Phase Shifters," IEEE, 1988, pp. 69-73.