Claims
- 1. A complementary metal-oxide-semiconductor (CMOS) circuit for converting a differential logic signal to a single-ended logic signal, comprising:
a differential input stage coupled to receive the differential logic signal and configured to steer current into a first output branch or a second output branch in response to the differential logic signal; a first output transistor coupled to the first output branch; a second output transistor coupled to the second output branch; and a CMOS latch coupled between the first output transistor and the second output transistor.
- 2. The CMOS circuit of claim 1 wherein the CMOS latch comprises:
a first node coupled to the first output transistor; a second node coupled to the second output transistor; a first inverter having an input coupled to the first node and an output coupled to the second node; and a second inverter having an input coupled to the second node and an output coupled to the first node.
- 3. The CMOS circuit of claim 2 wherein when the differential logic signal signals a first logic state, the differential input stage activates the first output transistor, and when the differential logic signal signals a second logic state, the differential input stage activates the second output transistor.
- 4. The CMOS circuit of claim 3 wherein the first output transistor is configured such that when it is activated it applies a self-regulating current pulse to the first node.
- 5. The CMOS circuit of claim 4 wherein the second output transistor is configured such that when it is activated it applies a self-regulating current pulse to the second node.
- 6. The CMOS circuit of claim 1 wherein the differential input stage comprises:
first and second differential input transistors coupled to receive the differential logic signal; first and second load devices respectively coupling the first and second differential input transistors to a power supply node; and a current source coupled to a common-source terminal of the first and second differential input transistors.
- 7. The CMOS circuit of claim 6 wherein the first output transistor comprises a gate terminal coupled to the first differential input transistor, a first current-carrying terminal coupled to the power supply node and a second current carrying terminal coupled to a first node of the CMOS latch.
- 8. The CMOS circuit of claim 7 wherein the second output transistor comprises a gate terminal coupled to the second differential input transistor, a first current-carrying terminal coupled to the power supply node and a second current carrying terminal coupled to a second node of the CMOS latch.
- 9. The CMOS circuit of claim 6 wherein the first and second load devices comprise transistors.
- 10. The CMOS circuit of claim 6 wherein the first and second load devices comprise resistors.
- 11. The CMOS circuit of claim 8 wherein the first and second differential input transistors comprise n-channel transistors, the first and second load devices comprise p-channel transistors, the current-source comprises an n-channel transistor, and the first and second output transistors comprise p-channel transistors.
- 12. A complementary metal-oxide-semiconductor (CMOS) circuit for converting a differential logic signal to a single-ended logic signal, comprising:
an input stage having first and second differential input terminals and first and second output terminals; and a CMOS latch having a first node coupled to the first output terminal and a second node coupled to the second output terminal, wherein, the input stage receives the differential logic signal at its first and second differential input terminals, and the circuit is configured to generate a self-regulating current pulse at one of the first and second nodes of the CMOS latch in response to the differential logic signal.
- 13. The CMOS circuit of claim 12 wherein the input stage comprises:
a differential pair input structure having a first branch with a first input transistor coupled to a first load device, and a second branch with a second input transistor coupled to a second load device, and a current source coupled to the first and second input transistors; a first output transistor coupled to the first branch; and a second output transistor coupled to the second branch.
- 14. The CMOS circuit of claim 13 wherein the CMOS latch comprises:
a first inverter having an input coupled to the first output transistor and an output coupled to the second output transistor; and a second inverter having an input coupled to the second output transistor and an output coupled to the first output transistor.
- 15. A complementary metal-oxide-semiconductor (CMOS) circuit comprising:
a first circuit implemented in current-controlled CMOS (C3MOS) logic wherein logic levels are signaled by current steering in one of two or more branches in response to a differential input signal; a differential signal to single-ended signal converter coupled to the first circuit, the converter having a CMOS latch that is configured to switch states in response to a self-regulating current pulse that is generated in response to the differential input signal, thereby converting the differential signal from the first circuit to a single-ended CMOS logic signal; and a second circuit coupled to the converter to receive the single-ended CMOS logic signal and implemented in standard CMOS logic wherein substantially zero static current is dissipated.
- 16. The CMOS circuit of claim 15 wherein the differential signal to single-ended signal converter further comprises:
a differential pair input structure having a first branch with a first input transistor coupled to a first load device, and a second branch with a second input transistor coupled to a second load device, and a current source coupled to the first and second input transistors; a first output transistor coupled to the first branch and to a first node of the CMOS latch; and a second output transistor coupled to the second branch and to a second node of the CMOS latch.
- 17. A method of converting a differential logic signal to a single-ended logic signal comprising:
receiving a differential logic signal at inputs of a differential input circuit; generating a current pulse at one of two outputs of the differential pair in response to the differential logic signal; and switching the state of a regenerative CMOS latch in response to the current pulse.
- 18. The method of claim 17 wherein the regenerative CMOS latch switches from rail to rail generating a single-ended rail-to-rail output signal.
- 19. The method of claim 18 wherein the current pulse is self-regulating.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application claims priority from provisional application No. 60/198,932, filed Apr. 21, 2000, the disclosure of which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60198932 |
Apr 2000 |
US |