The present disclosure relates to regulator technology. More particularly, the present disclosure relates to a regulator introducing smaller ripple and an operation method thereof.
With developments of technology, various regulators are developed. In some related approaches, in a regulator, a charge pump is added between a power voltage and an operational amplifier for locking an output voltage more accurately. However, this method introduces larger ripple.
Some aspects of the present disclosure are to a regulator. The regulator includes a pre-regulator circuit, a pump circuit, an output stage circuit, and a tracking circuit. The pre-regulator circuit is configured to generate a pre-regulated voltage according to a power voltage. The pump circuit is configured to generate a pumped voltage according to the pre-regulated voltage and a tracking voltage. The output stage circuit is configured to generate an output voltage according to the pumped voltage and the power voltage. The tracking circuit is configured to track the output stage circuit to generate the tracking voltage and transmit the tracking voltage to the pump circuit.
Some aspects of the present disclosure are to provide an operation method of a regulator. The operation method includes following operations: generating, by a pre-regulator circuit, a pre-regulated voltage according to a power voltage; tracking, by a tracking circuit, to generate a tracking voltage; transmitting, by the tracking circuit, the tracking voltage to a pump circuit; generating, by the pump circuit, a pumped voltage according to the pre-regulated voltage and a tracking voltage; and generating, by an output stage circuit, an output voltage according to the pumped voltage and the power voltage.
The disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
In the present disclosure, “connected” or “coupled” may refer to “electrically connected” or “electrically coupled.” “Connected” or “coupled” may also refer to operations or actions between two or more elements.
Reference is made to
As illustrated in
The pre-regulator circuit 110 is configured to generate a pre-regulated voltage VRG according to a power voltage VDD. In some embodiments, the pre-regulator circuit 110 can be implemented by a buck converter. In some embodiments, the pre-regulated voltage VRG (e.g., 1.8V) is lower than the power voltage VDD (e.g., 3.3V). In other words, since the power voltage VDD is inaccurate, the pre-regulator circuit 110 is configured to transfer the power voltage VDD to a lower but more accurate voltage (i.e., the pre-regulated voltage VRG), and output the lower and more accurate pre-regulated voltage VRG to the pump circuit 120 for further process, which will be described later.
The pump circuit 120 is configured to generate a pumped voltage VP according to the pre-regulated voltage VRG and a tracking voltage VT from the tracking circuit 140. In some embodiments, pumped voltage VP is substantially equal to a voltage sum of the pre-regulated voltage VRG and the tracking voltage VT. In other words, the pump circuit 120 can pump the pumped voltage VP to a relatively higher voltage higher than the pre-regulated voltage VRG. Then, the pump circuit 120 can transmit the pumped voltage VP to the output stage circuit 130 to control a power transistor PT in the output stage circuit 130.
As illustrated in
In some embodiments, the oscillator OSC can be implemented by various circuits with oscillating functions. For example, the oscillator OSC can be implemented by an oscillating circuit.
The output stage circuit 130 is configured to generate an output voltage VOUT (e.g., 1.8V) according to the pumped voltage VP, the tracking voltage VT and the power voltage VDD. Then, the output stage circuit 130 can transmit the output voltage VOUT to other circuits to supply power to these circuits.
As illustrated in
In some embodiments, the output stage circuit 130 is implemented by a source follower with smaller output impedance, which reduces variation of the output voltage VOUT when the load changes. As such, the transient response of the regulator 100 can be improved.
The tracking circuit 140 is configured to track the output stage circuit 130 to generate a tracking voltage VT. In some embodiments, the tracking circuit 140 can track a threshold voltage of the power transistor PT to generate the tracking voltage VT. In other words, the tracking voltage VT is substantially equal to the threshold voltage of the power transistor PT.
As illustrated in
In some embodiments, a size of the power transistor PT is substantially equal to a size of the transistor T1, in other words, the threshold voltage of the power transistor PT is substantially equal to the threshold voltage of the transistor T1. Thus, the transistor T1 can track the threshold voltage of the power transistor PT, and the node voltage at the node N5 is substantially equal to a sum of the threshold voltage of the transistor T2 and the power transistor PT. In some embodiments, a size of the transistor T3 is substantially equal to a size of the transistor T2. Thus, the tracking voltage VT at the second terminal of the transistor T3 equals to the threshold voltage of the power transistor PT. It is noted that the aforementioned size of one transistor represents a ratio of the gate width and the gate length of the transistor.
References are made to
As illustrated in
During the time point TP2 to a time point TP3 (e.g., a second phase), the clock signal CK has the relative low logic value and the inversion clock signal ZCK has the relative high logic value. The switch S1 and the switch S3 are turned off based on the clock signal CK with the relatively low logic value, and the switch S2 and the switch S4 are turned on based on the inversion clock signal ZCK with the relatively high logic value. Thus, the tracking voltage VT from the tracking circuit 140 is transmitted to the node N2 through the turned-on switch S4, and then is coupled to the node N1 through the capacitor C1. As such, the voltage at the node N1 would be a sum of the pre-regulated voltage VRG and the tracking voltage VT, which can be transmitted to the node N3 through the turned-on switch S2, to generate the pumped voltage VP. In other words, the pumped voltage VP is substantially equal to the voltage sum of the pre-regulated voltage VRG and the tracking voltage VT. Then, the pump circuit 120 can transmit the pumped voltage VP to the control terminal of the power switch PT to turn on or turn off the power switch PT.
When the power transistor PT is turned on, a voltage difference between the pumped voltage VP at the control terminal of the power transistor PT and the output voltage VOUT at the second terminal (e.g., a source terminal) of the power transistor PT is substantially equal to the threshold voltage of the power transistor PT. When the threshold voltage of the power transistor PT and the transistor T1 are substantially equal, the pumped voltage VP is substantially equal to the voltage sum of the pre-regulated voltage VRG and the threshold voltage of the power transistor PT (i.e., the tracking voltage VT), and the output voltage VOUT can be locked at a voltage which is substantially equal to the pre-regulated voltage VRG precisely.
Reference is made to
As illustrated in
The operational amplifier 310 operates based on the power voltage VDD and includes a negative input terminal, a positive input terminal, and an output terminal. The negative input terminal of the operational amplifier 310 receives a reference voltage VREF, the positive input terminal of the operational amplifier 310 receives a feedback voltage VFB from a node N6, and the operational amplifier 310 generates a voltage V1 at its output terminal. A first terminal of the transistor M3 is configured to receive the power voltage VDD, a second terminal of the transistor M3 is coupled to an output terminal OUT, and a control terminal of the transistor M3 receives the voltage V1. The resistor R31 is coupled between the node N6 and the ground terminal GND. The resistor R32 is coupled between the output terminal OUT and the node N6. The resistor R31 and the resistor R32 form a voltage divider. The feedback voltage VFB is generated at the node N6. The pre-regulated voltage VRG is generated at the output terminal OUT.
It is noted that the implementation of the pre-regulator circuit 300 in
In some related approaches, in a regulator, a charge pump is added between a power voltage and an operating amplifier to pump the power voltage such that a gate voltage of a power transistor is higher for locking an output voltage more accurately. In this structure, the charge pump introduces larger ripple.
Compared to the related approaches, since the regulator 100 is without the aforementioned charge pump between the power voltage and the operating amplifier and the pump circuit 120 in the regulator 100 is the one-stage pump circuit, the regulator 100 introduces smaller ripple. In addition, since the pumped voltage VP for controlling the power transistor PT is pumped to a higher voltage due to operations of pump circuit 120 and the tracking circuit 140, the output voltage VOUT can be locked more accurately. Moreover, since the pump circuit 120 is the one-stage pump circuit, the regulator 100 occupies a smaller circuit area. Furthermore, since the output voltage VOUT is with open-loop architecture due to the tracking mechanism of the tracking circuit 140, the regulator 100 is without stability concern and safe operating area (SOA) concern.
Reference is made to
As illustrated in
In some embodiments, the operation method 400 can be applied to the regulator 100 in
In operation S410, the pre-regulator circuit 110 generates the pre-regulated voltage VRG according to the power voltage VDD. In some embodiments, the pre-regulator circuit 110 converts the higher power voltage VDD into the lower pre-regulated voltage VRG.
In operation S420, the tracking circuit 140 tracks the output stage circuit 130 to generate the tracking voltage VT. In some embodiments, the tracking circuit 140 tracks the threshold voltage of the power transistor PT in the output stage circuit 130 to generate the tracking voltage VT.
In operation S430, the tracking circuit 140 transmits the tracking voltage VT to the pump circuit 120. In some embodiments, the tracking circuit 140 transmits the tracking voltage VT to control the pump circuit 120 so as to generate the higher pumped voltage VP.
In operation S440, the pump circuit 120 generates the pumped voltage VP according to the pre-regulated voltage VRG and the tracking voltage VT. In some embodiments, the pumped voltage VP is substantially equal to the voltage sum of the pre-regulated voltage VRG and the tracking voltage VT based on operations during the time point TP1 to the time point TP3 in
In operation S450, the output stage circuit 130 generates the output voltage VOUT according to the pumped voltage VP and the power voltage VDD. As illustrated in
Other details about operation S410, operation S420, operation S430, operation S440, and operation S430 are described in embodiments related to the regulator 100 in
Based on the descriptions above, in the present disclosure, the output voltage of the regulator not only can introduce smaller ripple but also can be locked more accurately.
Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein. It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.
This application claims priority to U.S. Provisional Application Ser. No. 63/424,966, filed Nov. 14, 2022, which is herein incorporated by reference.
Number | Date | Country | |
---|---|---|---|
63424966 | Nov 2022 | US |