This application claims benefit of priority to Korean Patent Application No. 10-2022-0183631, filed on Dec. 23, 2022, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
The present disclosure relates to a regulator circuit for parallel configuration.
A voltage regulator is used to provide a constant voltage to a circuit. A linear regulator is a type of voltage regulator and is used to stably supply power to various types of electronic devices. For example, a linear regulator may be used in a power management integrated circuit (PMIC) of a mobile device such as a smartphone or a tablet PC.
Example embodiments provide a regulator circuit for reducing power loss while increasing output current.
According to an example embodiment, a regulator circuit includes a first linear regulator circuit, configured to control a voltage on an output node based on a first reference voltage and to provide first current to the output node, and a second linear regulator circuit, connected in parallel to the first linear regulator circuit and configured to provide second current to the output node, and the second linear regulator circuit is further configured to control a magnitude of the second current based on a magnitude of the first current.
According to an example embodiment, a regulator circuit includes a first linear regulator circuit to an n-th linear regular circuit, n being an integer greater than or equal to 3. The first linear regulator circuit to the n-th linear regulator circuit may be connected to an output node in parallel, and may respectively provide first current to n-th current to the output node. The first linear regulator circuit is configured to control a voltage on the output node based on a first reference voltage, and the second linear regulator circuit to the n-th linear regulator circuit are configured to control magnitudes of the second current to the n-th current based on a magnitude of the first current.
According to an example embodiment, a linear regulator circuit includes a first voltage compensator configured to generate a first error voltage based on a difference between a first reference voltage and a first feedback voltage, a first power transistor connected between an output node and a power supply voltage terminal and configured to receive the first error voltage, a first switching circuit configured to select one of a plurality of input voltages in response to a selection control signal and to provide the first reference voltage to the voltage compensator, and a second switching circuit configured to provide either one of a voltage sensing feedback voltage and a first current sensing feedback voltage based on first current flowing to the output node as the first feedback voltage, the voltage sensing feedback voltage being a division of a voltage on the output node.
According to an example embodiment, a user device includes a power management integrated circuit, configured to generate a power supply voltage, and an application processor configured to receive the power supply voltage from the power management integrated circuit. The power management integrated circuit may include a first linear regulator circuit to an n-th linear regulator circuit, n being an integer greater than or equal to 2, the first linear regulator circuit to the n-th linear regulator circuit may be connected to an output node in parallel and may respectively configured to provide first current to n-th current to the output node, the first linear regulator circuit configured to control a voltage on the output node based on a first reference voltage, and the second linear regulator circuit configured to the n-th linear regulator circuit may control second current to n-th current based on a magnitude of the first current.
The above and other aspects, features, and advantages of the present disclosure will be more clearly understood from the following detailed description, taken in conjunction with the accompanying drawings.
Hereinafter, example embodiments will be described with reference to the accompanying drawings.
The power management integrated circuit 1100 may provide a power supply voltage to the application processor 1200 through a power supply line. The application processor 1100 may be a processor (or other processing circuitry) used in a mobile device such as a smartphone, a tablet personal computer (PC), or the like.
The power management integrated circuit 1100 may include various internal circuits. The power management integrated circuit 1100 may include a regulator circuit 100A, stably supplying current required (or alternatively, used) by the application processor 1200, and a control circuit 200 transmitting a control signal to an internal circuit of the power management integrated circuit 1100.
In an example embodiment, the regulator circuit 100A may include at least one linear regulator circuit 110. The linear regulator circuit 110 may provide output current to an output node. In an example embodiment, the linear regulator circuit 110 may be a low drop-out (LDO) regulator.
The linear regulator circuit 110 may receive a selection control signal SEL from the control circuit 200. The linear regulator circuit 110 may perform an operation to adjust a magnitude of an output voltage or to adjust a magnitude of output current, based on the select control signal SEL. Restated, the linear regulator circuit 110 may adjust a magnitude of an output voltage and/or adjust a magnitude of output current based on the selection control signal SEL.
In an example embodiment, when the selection control signal SEL is a first signal, the linear regulator circuit 110 may operate as a linear regulator circuit controlling an output voltage on an output node. For example, the linear regulator circuit 110 may be implemented alone without other linear regulators. In this case, the first signal may be applied as the selection control signal SEL. The linear regulator circuit 110 may perform an operation to control the magnitude of the output voltage in response to the first signal, the selection control signal SEL. Restated, the linear regulator circuit 110 may control the magnitude of the output voltage in response to the first signal and/or the selection control signal SEL As another example, the linear regulator circuit 110 may be a main linear regulator circuit, among a plurality of linear regulator circuits electrically connected to each other. In this case, the first signal may be applied as the selection control signal SEL. The linear regulator circuit 110 may perform an operation to control the magnitude of the output voltage in response to the first signal, the selection control signal SEL. Restated, the linear regulator circuit 110 may control the magnitude of the output voltage in response to the first signal and/or the selection control signal SEL.
In an example embodiment, when the selection control signal SEL is a second signal, the linear regulator circuit 110 may operate as a linear regulator circuit controlling a magnitude of output current. For example, the linear regulator circuit 110 may be a sub-linear regulator circuit among the plurality of linear regulator circuits electrically connected to each other. In this case, the second signal may be applied as the selection control signal SEL. The linear regulator circuit 110 may perform an operation to control the magnitude of the output current in response to the second signal, the selection control signal SEL. Restated, the linear regulator circuit 110 may control the magnitude of the output current in response to the second signal and/or the selection control signal SEL.
As described above, the linear regulator circuit 110 according to an embodiment may perform an operation to adjust the magnitude of the output voltage or the magnitude of the output current, based on the selection control signal SEL. Restated, the linear regulator circuit 110 may adjust the magnitude of the output voltage an/or the magnitude of the output current based on the selection control signal SEL. Accordingly, the linear regulator circuit 110 may operate alone, or may be electrically connected to other linear regulator circuits to operate as a main linear regulator circuit or a sub-linear regulator circuit.
Referring to
The first switching circuit 111 may select an input voltage, among a plurality of input voltages, in response to a selection control signal SEL and may provide the selected voltage to the voltage compensator 113 as a reference voltage Vr. The plurality of input voltages may include a first input voltage Vin1 and a second input voltage Vin2. The first input voltage Vin1 may be a voltage associated with a target voltage, and the target voltage may correspond to a voltage on an output node Nout required (or alternatively, used) by the application processor 1200 (see
In
In an example embodiment, the first switching circuit 111 may receive a selection control signal SEL at a high level. The selection control signal SEL at the high level may be referred to as a first signal. In this case, the first switching circuit 111 may select a first input voltage Vin1 associated with a target voltage in response to a first signal, and may provide the selected first input voltage Vin1 to the voltage compensator 113 as a reference voltage Vr.
In an example embodiment, the first switching circuit 111 may receive a selection control signal SEL at a low level. The selection control signal SEL at the low level may be referred to as a second signal. In this case, the first switching circuit 111 may select a second input voltage Vin2 associated with target current, and may provide the selected second input voltage Vin2 to the voltage compensator 113 as a reference voltage Vr.
The second switching circuit 112 may select either one of a voltage sensing feedback voltage Vvsf or a current sensing feedback voltage Vcsf in response to the selection control signal SEL, and may provide the selected voltage to the voltage compensator 113 as a feedback voltage Vf.
In an example embodiment, the second switching circuit 112 may receive the selection control signal SEL at the high level, for example, the first signal. In this case, the second switching circuit 112 may select the voltage sensing feedback voltage Vvsf in response to the first signal and may provide the selected voltage to the voltage compensator 113 as a feedback voltage Vf. Thus, the second switching circuit 112 may provide the feedback voltage Vf based on the first signal.
In an example embodiment, the second switching circuit 112 may receive the selection control signal SEL at the low level, for example, the second signal. In this case, the second switching circuit 112 may select a current sensing feedback voltage Vcsf in response to the second signal and may provide the selected voltage to the voltage compensator 113 as a feedback voltage Vf. Thus, the second switching circuit 112 may provide the feedback voltage Vf based on the second signal.
In
The voltage compensator 113 may receive the reference voltage Vr and the feedback voltage Vf. The voltage compensator 113 may generate an error voltage Vc based on a difference between the reference voltage Vr and the feedback voltage Vf. The voltage compensator 113 may provide the error voltage Vc to each of the first power transistor 114 and the second power transistor 115.
The first power transistor 114 may be connected between an output node Nout, on which the output voltage Vout is generated, and a power supply voltage terminal. The first power transistor 114 may receive the error voltage Vc from the voltage compensator 113, and may provide current from the power supply voltage terminal to the output node Nout based on a level of the received error voltage Vc. In this case, a magnitude of the current provided to the output node Nout may be determined depending on the level of the error voltage Vc.
The second power transistor 115 may receive the error voltage Vc from the voltage compensator 113. The second power transistor 115 may mirror output current of the first power transistor 114 to generate mirroring current. Such mirroring current may be provided to the current sensing circuit 117.
The voltage sensing circuit 116 may be disposed between an output node Nout and a ground terminal. The voltage sensing circuit 116 may sense a level of a voltage on the output node Nout to generate a voltage sensing feedback voltage Vvsf.
The current sensing circuit 117 may receive the mirroring current provided from the second power transistor 115. The current sensing circuit 117 may generate a current sensing feedback voltage Vcsf1 based on the mirroring current. The current sensing circuit 117 may the current sensing feedback voltage Vcsf1 to the second switching circuit 112.
The first switching circuit 111 may receive a selection control signal SEL_H at a high level from the control circuit 200 (see
The second switching circuit 112 may receive a selection control signal SEL_H at a high level from the control circuit 200. In this case, the second switching circuit 112 may provide a voltage sensing feedback voltage Vvsf to a voltage compensator 113 as a feedback voltage Vf.
The voltage compensator 113 may generate an error voltage Vc based on an error between the reference voltage Vr and the feedback voltage Vf. In an example embodiment, the voltage compensator 113 may be implemented as an operational amplifier, as illustrated in
The error voltage Vc may be provided to the gate of the first power transistor 114. One end of the first power transistor 114 may be connected to a power supply voltage terminal VDD, and the other end thereof may be connected to an output node Nout on which the output voltage Vout is generated. Accordingly, the amount of current provided from the power supply voltage terminal VDD to the output node Nout may vary based on a level of the error voltage Vc, resulting in a change in an output voltage Vout on the output node Nout.
The error voltage Vc may be provided to the gate of the second power transistor 115. One end of the second power transistor 115 may be connected to a power supply voltage terminal VDD, and the other end thereof may be connected to a current sensing node Ncs. The gate of the second power transistor 115 may be connected to the gate of the first power transistor 114. Accordingly, the second power transistor 115 may mirror current, flowing through the first power transistor 114, to generate mirror current.
The mirroring current, generated by the second power transistor 115, may be equal to 1/M of current flowing through the first power transistor 114. In an example embodiment, M may be 1000, but example embodiments are not limited thereto. The mirroring current may be provided to the current sensing circuit 117.
The current sensing circuit 117 may be connected between the current sensing node Ncs and a ground terminal. The current sensing circuit 117 may include a resistor R3. The current sensing circuit 117 may generate a current sensing feedback voltage Vcsf based on a resistance value of the resistor R3 and a current value of the mirroring current.
The voltage sensing circuit 116 may be connected between the output node Nout and a ground terminal. In an example embodiment, the voltage sensing circuit 116 may be a voltage divider including a resistor R1 and a resistor R2, as illustrated in
As illustrated in
As described above, when the selection control signal SEL is the first signal, the linear regulator circuit 110 may operate as a linear regulator controlling the output voltage Vout. Accordingly, the linear regulator circuit 110 may be implemented to operate alone, or may operate as a main linear regulator among a plurality of linear regulator circuits.
In
Referring to
Accordingly, the voltage compensator 113 may amplify a difference between the second input voltage Vin2, associated with the target current, and the current sensing feedback voltage Vcsf to generate an error voltage Vc.
A magnitude of output current provided to an output node Nout may be determined by an error voltage Vc1 provided to the gate of the first power transistor 114, and output current flowing through the first power transistor 114 may be mirrored by the second power transistor 115. Mirroring current may be fed back to the voltage compensator 113 through the current sensing feedback voltage Vcsf. As a result, the current flowing to the output node Nout and a current sensing node Ncs may be controlled by the second input voltage Vin2 associated with the target current.
As described above, when the selection control signal SEL is the second signal, the first linear regulator circuit 110 may operate as a linear regulator controlling the current on the output node Nout and the current sensing node Ncs.
As described above, the linear regulator circuit 110 may operate as a linear regulator controlling the output voltage Vout when the selection control signal SEL is the first signal, and may operate as a linear regulator controlling the current on the output node Nout and the current sensing node Ncs when the selection control signal SEL is the second signal.
Accordingly, the linear regulator circuit 110 according to an example embodiment may be implemented to operate alone, or a plurality of linear regulator circuits may be connected to operate together. For example, when a plurality of linear regulator circuits are implemented to be connected to each other, the selection control signal SEL_H, the first signal, may be applied to a main linear regulator circuit and the selection control signal SEL_L, the second signal, may be applied to a sub-linear regulator circuit. This will be described below in more detail in
The linear regulator circuit 110 described in
Referring to
When excessive current flows to a first power transistor 114, the overcurrent limit circuit 118 may adjust an error voltage Vc, applied to the first power transistor 114, to prevent or reduce overcurrent from flowing to the first power transistor 114. For example, when a current sensing feedback voltage Vcsf generated by a current sensing circuit 117 is higher than a threshold value, the overcurrent limit circuit 118 may determine that overcurrent has been generated in the first power transistor 114 and may adjust the error voltage Vc. Accordingly, the overcurrent may be prevented (or alternatively, reduced) from flowing to an output node Nout. Besides, a linear regulator circuit 110 according to an example embodiment may further include other additional components.
The first linear regulator circuit 110 and the second linear regulator circuit 120 may be connected to an output node Nout in parallel. Each (or alternatively, at least one) of the first linear regulator circuit 110A and the second linear regulator circuit 120A may receive a selection control signal SEL.
In an example embodiment, the first linear regulator circuit 110 may operate as a main linear regulator circuit. In this case, a selection control signal SEL_H at a high level may be applied to the first linear regulator circuit 110. The first linear regulator circuit 110 may control a voltage on the output node Nout based on a magnitude of a first reference voltage to provide first current I1 to the output node Nout. As described above, the first linear regulator 110 may perform a voltage regulation operation to control a voltage on the output node.
The second linear regulator circuit 120 may operate as a sub-linear regulator circuit. In this case, a selection control signal SEL_L at a low level may be applied to the second linear regulator circuit 120. The second linear regulator circuit 120 may provide second current I2 to the output node Nout and may control a magnitude of the second current I2 based on a magnitude of the first current I1. For example, the second linear regulator circuit 120 may control the magnitude of the second current I2 such that the magnitude of the second current I2 is the same as the magnitude of the first current I1. As described above, the second linear regulator circuit 120 may perform a current regulation operation to control the magnitude of the second current I2 based on the magnitude of the first current I1.
As described above, the regulator circuit 100B according to an example embodiment may generate the first current I1 through the first linear regulator circuit 110 and generate the second current I2 through the second linear regulator circuit 120, and may sum the first current I1 and the second current I2 to provide load current I_load to an application processor 1200. For example, the second linear regulator circuit 120 controls the magnitude of the second current I2 based on the magnitude of the first current I1, so that a balance resistor for controlling the magnitudes of the first current I1 and the second current I2 is not required. As a result, the regulator circuit 100B according to an example embodiment may prevent or reduce power loss caused by a balance resistor while satisfying condition of increased load current required (or alternatively, used) by the application processor 1200.
Referring to
The regulator circuit 10 of
Meanwhile, the regulator circuit 100B of
Referring to
A selection control signal SEL_H at a high level may be applied to the first regulator circuit 110. In this case, a first switching circuit 111 may provide a first input voltage Vin1, associated with a target voltage, to a voltage compensator 113 as a first reference voltage Vr1. In addition, a second switching circuit 112 may provide a first voltage sensing feedback voltage Vfb1 to the voltage compensator 113 as a first feedback voltage Vf1.
The voltage compensator 113 may generate a first error voltage Vc1 based on a difference between the first input voltage Vin1, associated with the target voltage, and the first voltage sensing feedback voltage Vvsf1. The voltage compensator 113 may provide the first error voltage Vc1 to a first power transistor 114 and a second power transistor 115.
The first power transistor 114 may be connected between a power supply voltage terminal and the output node Nout to provide current from the power supply voltage terminal to the output node Nout.
The voltage sensing circuit 116 may generate a first voltage sensing feedback voltage Vvsf1 based on a voltage on the output node Nout. The first voltage sensing feedback voltage Vvsf1 may be provided to the second switching circuit 112.
The second power transistor 115 may mirror output current of the first transistor 114 to generate mirroring current. The mirroring current may be provided to the current sensing circuit 117.
The current sensing circuit 117 may generate the first current sensing feedback voltage Vcsf1 based on the mirroring current received from the second power transistor 116. In this case, the first current I1 is based on current flowing through the first power transistor 114 and the current flowing through the first power transistor 114 is reflected in the mirroring current, so that the first current sensing feedback voltage Vcsf1 may reflect a magnitude of the first current I1. As illustrated in
As described above, the first linear regulator circuit 110 may control the voltage on the output node Nout based on the first input voltage Vin1, associated with the target voltage, in response to the high-level selection control signal SEL_H. Also, the first linear regulator circuit 110 may generate a first current sensing feedback voltage Vcsf1 reflecting the magnitude of the first current I1 provided to the output node Nout.
Continuing refer to
A third switching circuit 121 may receive the selection control signal SEL_L at a low level. The third switching circuit 121 may provide the first current sensing feedback voltage Vcsf1, generated by the first linear regulator circuit 110, to the voltage compensator 123 as a second reference voltage Vr2.
The fourth switching circuit 122 may receive the selection control signal SEL_L at a low level. The fourth switching circuit 122 may provide a second current sensing feedback voltage Vcsf2 to the voltage compensator 123 as a second feedback voltage Vf2.
The voltage compensator 123 may generate a second error voltage Vc2 based on a difference between the first current sensing feedback voltage Vcsf1 and the second current sensing feedback voltage Vcsf2. The second error voltage Vc2 may be provided to a third power transistor 124 and a fourth power transistor 125.
A voltage sensing circuit 126 may generate a second voltage sensing feedback voltage Vvsf2 in a manner, similar to or the same as the manner of the voltage sensing circuit 116, and a current sensing circuit 127 may generate a second current sensing feedback voltage Vcsf in a manner, similar to or the same as the manner of the current sensing circuit 117.
Similarly to the first current sensing feedback voltage Vcsf1, the second current sensing feedback voltage Vcsf2 may reflect a magnitude of the second current I2. In addition, a magnitude of current flowing to the third power transistor 124 and the fourth power transistor 125 may vary depending on the magnitude of the second error voltage Vc2 and a magnitude of the second current sensing feedback voltage Vcsf2, reflecting the varying magnitude of the current, may also vary. The second current sensing feedback voltage Vcsf2 may be fed back again to the voltage compensator 123. Accordingly, the second linear regulator circuit 120A may adjust the magnitude of the second current I2 depending on the magnitude of the first current I1.
As described above, the second linear regulator circuit 120 may adjust the magnitude of the second current I2, provided to the output node Nout, based on the first current sensing feedback voltage Vcsf1 received from the first linear regulator circuit 110.
As described above, the regulator circuit 100 according to an example embodiment may control a voltage on the output node Nout based on the first input voltage. In addition, the regulator circuit 100 controls the magnitude of the second current I2 based on the magnitude of the first current I1, so that an additional component, such as a balance resistor, for adjusting the magnitudes of the first current I1 and the second current I2 may not be required. For this reason, power loss may be prevented or reduced.
In addition, the regulator circuit 100 according to an example embodiment connects linear regulator circuits having the same circuit structure to each other in parallel and applies only the selection control signal SEL in a different manner, so that conditions of increased load current, required (or alternatively, used) by a load block, may be satisfied without a redesign.
Referring to
A voltage compensator 113 may be implemented as an operational amplifier, as illustrated in
The voltage compensator 113 may amplify a difference between the first input voltage Vin1 and the first feedback voltage Vf1, and may generate a result of the amplification as a first error voltage Vc1. The first error voltage Vc1 may be applied to gates of a first power transistor 114 and a second power transistor 115.
One end of the first power transistor 114 may be connected to a power supply voltage terminal VDD, and the other end thereof may be connected to the first output node No1. The first power transistor 114 may provide supply current from the power voltage terminal VDD to the first output node No1 based on a level of the first error voltage Vc1. As illustrated in
One end of the second power transistor 115 may be connected to a power supply voltage terminal VDD, and the other end thereof may be connected to a first current sensing node Ncs1. A gate of the second power transistor 115 may be connected to a gate of the first power transistor 114 to mirror current, flowing through the first power transistor 114, to generate mirroring current. The mirroring current may be equal to 1/M of the current flowing through the first power transistor 114.
A voltage sensing circuit 116 may be connected between the first output node No1 and a ground terminal. In an example embodiment, the voltage sensing circuit 116 may be a voltage divider including a resistor R1 and a resistor R2, as illustrated in
The current sensing circuit 117 may be connected between a first current sensing node Ncs1 and the ground terminal. The first current sensing circuit 117 may include a resistor R3. The first current sensing circuit 117 may generate a first current sensing feedback voltage Vcsf1 based on a resistance value of the resistor R3 and a current value of the mirroring current.
A selection control signal SEL at a high level may be applied to the first linear regulator circuit 110. In this case, the first switching circuit 111 may provide a first input voltage Vin1, associated with a target voltage, to a voltage compensator 113 as a first reference voltage Vr1. In addition, the second switching circuit 112 may provide a first voltage sensing feedback voltage Vfb1 to the first voltage compensator 113 as a first feedback voltage Vf1.
When a voltage on the output node Nout is increased to increase a difference between the first input voltage Vin1, associated with the target voltage, and the first voltage sensing feedback voltage Vf1, the voltage compensator 113 may generate a higher first error voltage Vc1. Accordingly, current flowing to the first power transistor 114 may be increased and a voltage drop may occur, resulting in a decrease in the voltage on the output node Nout.
As described above, the first linear regulator circuit 110 may control the voltage on the output node Nout depending on the first input voltage Vin1 associated with the target voltage.
Continuing to refer to
A third switching circuit 121 may provide the first current sensing feedback voltage Vcsf1, generated by the first linear regulator circuit 110, to the voltage compensator 123 as a second reference voltage Vr2 in response to a selection control signal SEL_L at a low level.
A fourth switching circuit 122 may provide the second current sensing feedback voltage Vcsf2 to the voltage compensator 123 as a second feedback voltage Vf2 in response to the selection control signal SEL_L at a low level.
The first current sensing feedback voltage Vcsf1 may be provided to an inverting input terminal of the voltage compensator 123, and the second current sensing feedback voltage Vcsf2 may be provided to a non-inverting input terminal of the voltage compensator 123. The voltage compensator 123 may generate a second error voltage Vc2 based on a difference between the first current sensing feedback voltage Vcsf1 and the second current sensing feedback voltage Vcsf2. The second error voltage Vc2 may be provided to the third power transistor 124 and the fourth power transistor 125.
A voltage sensing circuit 126 may generate a second voltage sensing feedback voltage Vvsf2 in a manner, similar to or the same as the manner of the voltage sensing circuit 116, and a current sensing circuit 127 may generate a second current sensing feedback voltage Vcsf2 in a manner, similar to or the same as the manner of the current sensing circuit 117.
Similarly to the first current sensing feedback voltage Vcsf1, the second current sensing feedback voltage Vcsf2 may reflect a magnitude of second current I2. In addition, a magnitude of current flowing through the first power transistor 124 and the second power transistor 125 may vary depending on a magnitude of the second error voltage Vc2 and a magnitude of the second current sensing feedback voltage Vcsf2, reflecting the varying the magnitude of the current, may also vary. The second current sensing feedback voltage Vcsf2 may be fed back again to the voltage compensator 123. As a result, the second linear regulator circuit 120 may adjust the magnitude of the second current I2 depending on the magnitude of the first current I1.
As described above, the second linear regulator circuit 120 may adjust the magnitude of the second current I2, provided to the output node Nout, depending on the first current sensing feedback voltage vcsf1 received from the first linear regulator circuit 110.
The regulator circuit 100B_1 of
The first offset controller 118 may generate a first offset voltage in the first current sensing feedback voltage Vcsf1, generated by the current sensing circuit 117, to generate a first current sensing feedback voltage Vcsf1_1 reflecting a first offset.
The second offset controller 128 may generate a second offset voltage in the second current sensing feedback voltage Vcsf2, generated by the current sensing circuit 127, to generate a second current sensing feedback voltage Vcsf2_1 reflecting a second offset.
A voltage compensator 113 and a voltage compensator 123 may be applied with (or alternatively, receive) a first feedback voltage Vf1, reflecting the first offset, and a second feedback voltage Vf2, reflecting the second offset, respectively. Accordingly, magnitudes of a first error voltage Vc1 and a second error voltage Vc2, respectively generated by the voltage compensator 113 and the voltage compensator 123, may vary. As a result, the magnitudes of first current I1 and the second current I2 may also vary.
In an example embodiment, the magnitude of the second offset voltage may be greater than the magnitude of the first offset voltage. In this case, the second current sensing feedback voltage Vcsf2_1, reflecting the second offset, may have a wider range of variation than the first current sensing feedback voltage Vcsf1_1 reflecting the first offset, and the magnitude of the second current I2 may be adjusted to be smaller than the magnitude of the first current I1. Accordingly, the voltage on the first output node No1 and the voltage on the second output node No2 may be more stably maintained.
As described above, the regulator circuit 100B_1 according to an example embodiment may generate increased load current required (or alternatively, used) by an application processor, or the like, without an additional external component such as a balance resistor, and may allow the voltage on the node Nout to be more stably maintained.
In
The regulator circuit 100B_1 of
Referring to
The second offset controller 128 may be disposed between the current sensing circuit 127 and the second switching circuit 122. The second offset controller 128 may be applied with (or alternatively, receive) the second current sensing feedback voltage Vcsf2 and may generate a second current sensing feedback voltage Vcsf2_1 to which the second offset voltage is added. One end of the second offset controller 128 may be connected to a power supply voltage terminal VDD, and the other end thereof may be connected to a ground terminal.
In the case of the regulator circuit 100B which is not provided with the first offset controller 118 and the second offset controller 128, in a situation in which load current I_load is low, a voltage on a first output node No1 may be constantly maintained in a first linear regulator circuit 110 due to a voltage feedback loop, but a second error voltage Vc2 may vary in a second linear regulator circuit 120 due to an offset component of a second voltage compensator 123 itself, or the like, to cause leakage current to flow, resulting in an increase in a voltage on a second output node No2.
Meanwhile, in the regulator circuit 100B_1, the second offset controller 128 may set the second offset voltage to be higher than the first offset voltage and may feed the second current sensing feedback voltage Vcsf2_1, to which the second offset voltage is added, back to the second voltage compensator 123 such that second current I2 is lower than first current I1. Accordingly, the voltage on the output node Nout may be more stably maintained even when the load current I_load is low.
Referring to
A second offset controller 128 may include a transistor M1, a resistor Ros1, a resistor Ros2, and a current source Id2. In this case, a magnitude of a second offset voltage may be determined based on a magnitude of current of the current source Id1 and resistance values of the resistors Ros1 and Ros2.
As illustrated in
Referring to
As illustrated in
Referring to
Referring to
Referring to
Referring to
The regulator circuit 100B of
Referring to
Each (or alternatively, at least one) of the first linear regulator circuit 110 to the n-th linear regulator circuit ln0 may operate based on a selection control signal SEL in a manner, similar to or the same as the first linear regulator circuit 110 or the second linear regulator circuit 120 of
In an example embodiment, the first linear regulator circuit 110 may control the voltage on the output node Nout based on a first input voltage. For example, the first linear regulator circuit 110 may select a first input voltage associated with a target voltage, among a plurality of input voltages, as a first reference voltage in response to the selection control signal SEL, and may control the voltage on the output node Nout such that the voltage on the output node Nout corresponds to the first reference voltage.
In an example embodiment, the second linear regulator circuit 120_2 to the n-th linear regulator circuit ln0 may control second current I2 to n-th current In based on a magnitude of first current, respectively. For example, the second linear regulator circuit 120 to the n-th linear regulator circuit ln0 may select second to n-th input voltages based on the magnitude of the first current, among a plurality of input voltages, in response to the selection control signal SEL, respectively. The second linear regulator circuit 120 to the n-th linear regulator circuit ln0 may control the second current I2 to the n-th current In such that the second current I2 to the n-th current In have magnitudes corresponding to the second to n-th input voltages, respectively.
As described above, the regulator circuit 100C according to an example embodiment may more flexibly respond to a requirement (or alternatively, a request, or indication) for increased load current of an application processor, or the like, and may control output current of each linear regulator circuit without an additional balance resistor to prevent or reduce power loss.
An operation of a first linear regulator circuit 110 of
Referring to
A third linear regulator circuit 130 may control a magnitude of the third current I3 based on the second current sensing feedback voltage Vcsf2 based on the magnitude of the second current I2. The third linear regulator circuit 130 may include a voltage compensator 133 generating a third error voltage Vc3 based on a difference between the second current sensing feedback voltage Vcsf2 and a third current sensing feedback voltage Vcsf3.
Similarly, an n-th linear regulator circuit ln0 may generate n-th current In based on an n−1-th current sensing feedback voltage Vosfn−1 based on a magnitude of n−1-th current. The n-th linear regulator circuit ln0 may include a voltage compensator ln2 generating an error voltage based on a difference between an n−1-th current sensing feedback voltage Vcsfn−1 and an n-th current sensing feedback voltage Vcsfn based on a magnitude of the n-th current In.
Although not illustrated, the first linear regulator circuit 110 to the n-th linear regulator ln0 may further include a first offset controller to an n-th offset controller, respectively.
In an example embodiment, the second offset controller may reflect a second offset in the second current sensing feedback voltage Vcsf2 such that the magnitude of the first current I1 is greater than the magnitude of the second current I2, and may generate a second current sensing feedback voltage Vcsf2_1 in which the second offset is reflected. The second current sensing feedback voltage Vcsf2_1, in which the second offset is reflected, may be fed back to the voltage compensator 123.
Similarly, the n-th offset controller may generate an n-th offset voltage in an n-th current sensing feedback voltage Vcsfn and may generate an n-th current sensing feedback voltage Vcsfn_1 in which an n-th offset is reflected. In an example embodiment, a magnitude of the n-th offset voltage may be set to be greater than a magnitude of an n−1-th offset voltage such that n−1-th current is higher than the n-th current.
As described above, in the example of
Referring to
Similarly, an n-th linear regulator circuit 1n0 may control a magnitude of n-th current In based on the first current sensing feedback voltage Vcsf1 based on the magnitude of the first current I1. To this end, the n-th linear regulator circuit ln0 may include a voltage compensator 1n3 generating an n-th error voltage based on a difference between the first current sensing feedback voltage Vcsf1 and an n-th current sensing feedback voltage Vcsfn.
Although not illustrated, the first linear regulator circuit 110 to the n-th linear regulator ln0 may further include a first offset controller to an n-th offset controller, respectively.
In this case, the second offset controller may reflect a second offset in a second current sensing feedback voltage Vcsf2 such that the magnitude of the first current I1 is greater than a magnitude of second current I2, and may generate a second current sensing feedback voltage Vcsf2_1 in which the second offset is reflected. The second current sensing feedback voltage Vcsf2_1, in which the second offset is reflected, may be fed back to a voltage compensator 123_2.
The n-th offset controller may generate an n-th offset voltage in the n-th current sensing feedback voltage Vcsfn and may generate an n-th current sensing feedback voltage Vcsfn_1 in which an n-th offset is reflected.
In the example of
As described above, in the example of
As described above, the linear regulator circuit 100C according to an example embodiment may control a magnitude of output current of each linear regulator without power loss while satisfying requirements for increased load current by connecting n linear regulators to each other in parallel without redesigning a system. In addition, the linear regulator circuit 100C may allow a voltage on an output node to be more stably maintained even in a situation in which there is little load current through an offset controller.
As set forth above, according to example embodiments, a regulator circuit may reduce power loss while satisfying requirements of increased output current.
Any of the elements and/or functional blocks disclosed above may include or be implemented in processing circuitry such as hardware including logic circuits; a hardware/software combination such as a processor executing software; or a combination thereof. For example, control circuit 200 may be implemented as processing circuitry. The processing circuitry specifically may include, but is not limited to, a central processing unit (CPU), an arithmetic logic unit (ALU), a digital signal processor, a microcomputer, a field programmable gate array (FPGA), a System-on-Chip (SoC), a programmable logic unit, a microprocessor, application-specific integrated circuit (ASIC), etc. The processing circuitry may include electrical components such as at least one of transistors, resistors, capacitors, etc. The processing circuitry may include electrical components such as logic gates including at least one of AND gates, OR gates, NAND gates, NOT gates, etc.
Processor(s), controller(s), and/or processing circuitry may be configured to perform actions or steps by being specifically programmed to perform those action or steps (such as with an FPGA or ASIC) or may be configured to perform actions or steps by executing instructions received from a memory, or a combination thereof.
While example embodiments have been shown and described above, it will be apparent to those skilled in the art that modifications and variations could be made without departing from the scope of the present inventive concepts as defined by the appended claims.
| Number | Date | Country | Kind |
|---|---|---|---|
| 10-2022-0183631 | Dec 2022 | KR | national |