1. Technical Field
The present invention relates generally to electrical circuit and in particular to voltage regulators and designs thereof.
2. Description of the Related Art
Conventionally, output impedance and thus output voltage of load regulator devices fluctuate due to one or more of a plurality of factors, including changes in temperature or other operating environmental conditions, and/or changes in current, etc. experienced by the circuit. Voltage (or load) regulation, which measures and counters variations in regulator output voltage due to changes in loading is conventionally dependent on output impedance. Those skilled in the art of electrical circuits and circuit design appreciate the need/desire for accurate, linear output characteristics of load/voltage regulator circuits/devices.
In integrated circuit (IC) chip design, for example, the circuit devices that make up the IC chip typically require a pre-set amount of input voltage (falling within some definable range of acceptable voltage) for proper operation of the devices. To reduce the effects of various nonlinearities which otherwise adversely impact the accuracy of the output voltage, most conventional voltage regulator circuits implement negative feedback to set the output voltage. The negative feedback utilizes open loop gain to lower the output impedance and improve load regulation, increasing accuracy of the output voltage. In addition to increased accuracy, negative feedback also lowers other nonlinear effects and improves line regulation, a measurement of the variation in regulator output voltage due to changes in input voltage.
With conventional voltage regulators, certain tradeoffs must be made when implementing negative feedback. Among these tradeoffs are: (1) accuracy of output voltage versus non-linear environmental/circuit factors (e.g., supply/process/temperature); (2) unconditional stability of the feedback loop which yields acceptable Phase/Gain margin and prevents oscillation; and (3) low PSRR (Power Supply Rejection Ratio), a measurement which tracks how much the output moves due to movements in the input supply (observed effects of an AC supply source and/or noise on the input)
With conventional voltage regulator circuits, it is difficult to satisfy all three tradeoffs simultaneously, particularly over a wide input voltage range. However, such a circuit would be extremely desirable.
Disclosed is an electrical circuit that provides accurate, regulated output voltage over a wide range of input voltages, while exhibiting each of three desired characteristics: accuracy across different supply/process/temperature; stability and linearity yielding phase/gain margins; and high (good) power supply rejection ratio (PSRR). The circuit comprises an output node having a load current and an amplifier having a first input coupled to a reference voltage and receiving a bias input current that is a pre-established proportionate size of the load current across the output node, such that a change in the load current results in a proportionate change in the bias input current. The electrical circuit represents a voltage regulator that provides accurate, linear output voltage that is a predictable portion of the reference voltage.
The above as well as additional objectives, features, and advantages of the present invention will become apparent in the following detailed written description.
The invention itself, as well as a preferred mode of use, further objects, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
The present invention provides an electrical circuit that provides accurate, regulated output voltage over a wide range of input voltages, while exhibiting each of three desired characteristics: accuracy across different supply/process/temperature; unconditional stability yielding acceptable phase/gain margins; and high power supply rejection ratio (PSRR). The circuit comprises an output node having a load current and an amplifier having a first input coupled to a reference voltage and receiving a bias input current that is a pre-established proportionate size of the load current across the output node, such that a change in the load current results in a proportionate change in the bias input current. In one embodiment, the output of the amplifier is coupled to the gate of a transistor, which is coupled to the output node in parallel with a pair of series-connected input resistors. The electrical circuit represents a voltage regulator that provides accurate, linear output voltage that is a predictable portion of the reference voltage.
With reference now to the figures, and in particular
Associated with Iload 110 is a bias current supply, Ibias 140, which is directly linked to Iload 110 (as indicated by the arrow) and provides a current value that is a pre-established proportion/percentage value of Iload 110. That is, Ibias 140 is substantially always a pre-set proportion of Iload 110, and a change in Iload 110 automatically triggers a similar proportionate change in Ibias 140. According to one exemplary embodiment, differences in current amplitudes between Iload 110 and Ibias 140 are determined by relative shapes/sizes of the transistors (i.e., transistor geometry) utilized within the circuits, as described below with reference to
Circuit 100 also includes amplifier 150, which receives as input a reference voltage, Vref 155 and the input voltage less the voltage drop over R1130. Internal features of amplifier 150 are described in greater details below within the description of
Ibias 140 provides a bias input current to amplifier 150, which provides a specific bias voltage across the gate of pass transistor 120 to maintain the correct amount of current flow through pass transistor 120 and thus maintain the voltage at output node 115. Finally, circuit 100 comprises start up network 160 that enables circuit 100 to be placed in an operational state. In some embodiments, start up network 160 may also be utilized to place circuit 100 in a non-operational state at which no voltage regulation occurs.
When changes to the current in the load (Iload 110) are recorded/measured (perhaps due to factors such as process/supply/temperature), amplifier 150 is re-biased by Ibias 140 to improve the linearity of Vout and make Vout more accurate. Utilizing the proportionate changes to Ibias 140 based on measured changes to Iload 110, the biasing of amplifier (U1) 150 as a function of the load current (Iload 110) improves the linearity of amplifier 150 and also reduces the amount of negative feedback required to accurately control the output voltage.
Turning now to
With the non-tracking, conventional circuits, the variance seen along the output voltage (Y axes) ranges between 695 mV/698.5 mV to 709.0 mV/711.5 mV as the input voltage increases from 0.8V to 2V. The lower output current (Iload=31 mA) results in higher output voltages relative to the higher output current (Iload=46 mA). These lines thus indicate a large variance in output voltage for changing input voltage and load current with the conventional circuits.
According to the illustrative embodiment, with the tracking circuit of the present invention, however, the measured change between output voltages is substantially smaller as the input voltage increases from 0.8V to 2V, and the changes in output current (Iload=31 mA to Iload=46 mA) produced almost negligible effects on the output voltage. Notably, also, there is substantially less fluctuation in voltage at the lower end of the input voltage for the circuit of the present invention, when compared to the conventional circuit, which drops off steeply at the lower input voltages. Thus, accuracy is maintained by the circuit of the current invention even at the much lower input voltages, yielding linearity over a larger input range than the conventional systems. In one implementation, the measurable performance differences between the two circuits utilized for the recorded measurements include: (1) improved line regulation from 2% to 0.8%; improved load regulation from 0.35% to a substantially minimal percent; and provide overall regulation improvement from 2.4% to 0.9%. Additionally, the inception of dropout reduces with tracking.
Notably, while specific measurements and results are provided herein, it is understood that those measurements refer to a single circuit and that other similarly configured circuit will yield somewhat different measurements and/or results depending on various factors. Overall, the improvements provided by the circuit of the present invention remain, but may vary in percentage, etc. as different circuits are analyzed.
Op AMP 150 comprises a number of transistor pairings, each pairing exhibiting the same drain-to-source voltage. Op AMP 150 also includes a number of differential configured transistors. Each pair of transistors is represented by sequential reference numbers (e.g., 311, 312). First transistor pairing comprises first transistor 311 and second transistor 312 have similar geometry and have the same drain-to-source voltage. Likewise, each other pairing of transistors, namely, transistors 315 and 316, transistors 319 and 320, and transistors 323 and 324 share similar geometries and drain-to-source voltages. The symmetrical configuration of transistor pairings enables a change in Iload 100 to cause a resulting change in the voltage across the transistors, and each pairing tracks each other's voltage so that the voltage across each transistor within the pairing is always the same. This feature further enables linearity in the regulator circuit.
As further shown in
Finally, start up network 160 also comprises two pairs of differential transistors, namely transistors 331 and 332, and 335 and 336, with odd numbered transistors connected in series and even numbered transistors also connected in series. The series connected transistors are then connected in parallel. A fifth transistor 339 provides the output current that creates the voltage across the gates of both pass transistor 120 and tail transistor 325.
The electronic circuit of the illustrative embodiments provides the following design and functional characteristics: (1) improve linearity by tracking geometries of error amp transistors to the geometry of pass transistor; (2) improve linearity of the amplifier by biasing the amplifier as a function of load current, Iload; (3) improve linearity by tracking the geometry of pass transistor, which also improves accuracy and reduces the amount of negative feedback required; (4) reduce the open-loop gain of feedback thus allowing design goals to be met more easily; and (5) enable the bias for the amplifier to track the output regulator load current.
As a final matter, it is important that while an illustrative embodiment of the present invention has been, and will continue to be, described in the context of a fully functional computer system with installed management software, those skilled in the art will appreciate that the software aspects of an illustrative embodiment of the present invention are capable of being distributed as a program product in a variety of forms, and that an illustrative embodiment of the present invention applies equally regardless of the particular type of signal bearing media used to actually carry out the distribution. Examples of signal bearing media include recordable type media such as floppy disks, hard disk drives, CD ROMs, and transmission type media such as digital and analogue communication links.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5625278 | Thiel et al. | Apr 1997 | A |
5945818 | Edwards | Aug 1999 | A |
6046577 | Rincon-Mora et al. | Apr 2000 | A |
6075351 | Benes | Jun 2000 | A |
6188212 | Larson et al. | Feb 2001 | B1 |
6211661 | Eckhardt | Apr 2001 | B1 |
6333623 | Heisley et al. | Dec 2001 | B1 |
6541946 | Chen et al. | Apr 2003 | B1 |
6643151 | Nebrigic et al. | Nov 2003 | B1 |
6703815 | Biagi | Mar 2004 | B2 |
20030001550 | Pulkin et al. | Jan 2003 | A1 |
20050029995 | Benbrik | Feb 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20070096702 A1 | May 2007 | US |