Claims
- 1. A method of repeating a pulse signal comprising outputting a signal at a first voltage level upon a first rising edge of the pulse signal exceeding a low threshold, then raising said threshold and outputting said signal at another voltage level upon a second trailing edge of the pulse signal dropping below said raised threshold.
- 2. A method as defined in claim 1 in which said first voltage level is a high voltage level and said another voltage level is at a low voltage level.
- 3. A method as defined in claim 1 in which said first voltage level is a low voltage level and said another voltage level is at a high voltage level.
- 4. A method of repeating a pulse signal comprising outputting a signal at a first voltage level upon a first dropping edge of the pulse signal dropping below a high threshold, then lowering said threshold and outputting a signal at a second output voltage level upon the pulse signal rising above the lowered threshold.
- 5. A method as defined in claim 4 in which the first voltage level is a low voltage level and the second voltage level is a high voltage level.
- 6. A method as defined in claim 5 in which the first voltage level is a high voltage level and the second voltage level is a low voltage level.
- 7. A repeater circuit for pulse signals comprising means having a conduction threshold for receiving a pulse signal, means for outputting a signal at a first voltage level upon a first rising edge of the pulse signal exceeding said threshold, means for raising said threshold following said first rising edge, and means for outputting a signal at a second voltage level upon a second trailing edge of said pulse signal dropping below said raised threshold.
- 8. A repeater as defined in claim 7, comprised of a first stage formed of a first pair of complementary field effect transistors (FETs) having their gates connected together, a source of one FET of said pair connected to one voltage rail, a source of a second FET of said pair connected to another voltage rail, and a third FET of the same polarity type as the second FET having its source-drain circuit connected between the drains of the first and second FETs, means for providing a first stage output signal from the drain of the first FET, and means for applying a voltage having a threshold controlling level to the gate of the third FET.
- 9. A repeater circuit for pulse signals comprising means for outputting a signal at a first voltage level upon a first dropping edge of the pulse signal dropping below a threshold, means for lowering said threshold following said first dropping edge, and means for outputting a signal at a second voltage level upon a second trailing edge of said pulse signal rising above the lowered threshold.
- 10. A repeater as defined in claim 9, comprised of a first stage formed of a first pair of complementary field effect transistors (FETs) having their gates connected together, a source of one FET of said pair connected to one voltage rail, a source of a second FET of said pair being connected to another voltage rail, and a third FET of the same polarity type as the second FET having its source-drain circuit connected between the drains of the first and second FETs, means for providing a first stage output signal from the drain of the first FET, and means for applying a voltage having a threshold controlling level to the gate of the third FET.
Parent Case Info
This is a divisional of application Ser. No. 08/401,300 filed Mar. 9, 1995 now U.S. Pat. No. 5,576,649, which is a continuation of Ser. No. 07/923,534 filed Aug. 3, 1992 now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5175445 |
Kinugasa et al. |
Dec 1992 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
401300 |
Mar 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
923534 |
Aug 1992 |
|