 
                 Patent Grant
 Patent Grant
                     8526144
 8526144
                    The invention relates to a system, device, and/or process for testing grounded neutral protection.
Currently, Underwriters Laboratory (UL) standard 943 requires a fault circuit to have a supervisory circuit. This supervisory circuit can require a test circuit that is used to test that the ground fault circuit interrupter (GFCI) is sensitive enough to detect small differential currents as low as approximately 6 ma. Furthermore, GFCIs are required to have grounded neutral protection. This means that if the output of the GFCI's neutral conductor is grounded the GFCI will detect and trip. A grounded neutral condition is a particularly dangerous condition because a grounded neutral condition provides a current path to ground as well as back through the neutral conductor, which in essence desensitizes the differential transformer from detecting a current imbalance that is potentially hazardous. An example of how a grounded neutral condition is created is when a ground line contacts a neutral line either before or after contacts. This condition is dangerous because the desensitizing of a normal current imbalance detector (differential transformer) may not accurately detect all the current that is present in a circuit. This can cause more current to pass through a person because some of the current is returned through the neutral conductor offsetting the true current passing through a person. Therefore, there is a need for a fault circuit interrupter having grounded neutral protection and a fault circuit interrupter configured to test this grounded neutral protection.
One embodiment relates to a fault circuit interrupter comprising at least one grounded neutral sensor, and at least one test circuit configured to test the grounded neutral sensor. In at least one embodiment, the grounded neutral sensor is a transformer. In at least one embodiment, the differential sensor is a transformer.
A further embodiment can include at least one fault circuit which is configured to detect a current sent from the grounded neutral sensor. This embodiment can also include a line side and a load side, and a plurality of separatable contacts which can be configured to separate in the presence of a fault. The device can also include a line side phase line, a line side neutral line, and a test line that is coupled to the line side neutral line and extends from a first region on the line side neutral line to a second region on the line side neutral line, with the grounded neutral sensor being positioned between the first region and the second region on the line side neutral line.
This test circuit can comprise a switch, such as a manually operatable switch, or it can comprise any one of solid state circuitry, a transistor, and/or a silicon controlled rectifier (SCR).
The device can also comprise at least one indication circuit, wherein the indication circuit can comprise at least one light and/or audible indicator. This indication circuit can be configured to indicate at least one of the following conditions: a failed test, a successful test, and whether the contacts are latched.
The device also includes a differential sensor and also at least one second test circuit configured to directly test the differential sensor. This test circuit can include a switch configured to selectively pass a current between the phase line, and the neutral line to create a current imbalance between the phase line and the neutral line.
The device can also include a processor such as a microprocessor in communication with any one of the above test circuits, wherein the processor is configured to initiate a self-test. This processor can include at least one clock, wherein the clock is configured to periodically initiate a self-test on the at least one test circuit.
At least one embodiment of the invention can also include a process for testing a fault circuit. This process includes creating a simulated grounded neutral fault, determining whether the simulated grounded neutral fault is correctly detected, and then indicating a result of the test to a user.
Other objects and features of the present invention will become apparent from the following detailed description considered in connection with the accompanying drawings. It should be understood, however, that the drawings are designed for the purpose of illustration only and not as a definition of the limits of the invention.
In the drawings, wherein similar reference characters denote similar elements throughout the several views:
    
    
    
    
    
    
    
    
    
    
    
    
    
    
Referring in detail to the drawings, 
Load side 20 includes load side phase line 22a and load side neutral line 22b. In addition, face side 70 includes face side phase line 72a and face side neutral line 72b. An indicator circuit 80 is coupled at one end to load side phase line 22a and at another end to neutral side phase line 22b. This indicator circuit 80 includes a LED 82, a diode 84, and a resistor 86 coupled in series. This indicator circuit can be used to indicate that the contacts have been connected, and/or that the contacts are disconnected and that the power is instead coupled directly to the load side.
Both differential sensor 30 and grounded neutral sensor 50 are coupled to fault circuit 100 which can be in the form of an integrated circuit such as a Fairchild FAN1852B. Other integrated circuits can also be used such as a National Instruments LM 1851 integrated circuit as well. Fault circuit 100 includes a total of 8 pins which are configured to receive and/or output signals to control the tripping of contacts 60.
In addition, there are two sets of windings 32, and 52. A first set of windings 32 are coupled to differential sensor 30 and a second set of windings 52 are coupled to grounded neutral sensor 50. Windings 32 extend into lines 33a and 33b which include zener diodes Z1 and Z2 along with capacitor C7 and extend into fault circuit 100. In addition, windings 52 are coupled to lines 53a and 53b which include capacitors C3 and C9, wherein these lines 53a and 53b are configured to extend into fault circuit 100. Fault circuit 100 when powered, passes a signal such as a high frequency signal into windings 52 to create a signal generated by grounded neutral sensor 50. Under normal conditions, when grounded neutral sensor 50 is not coupled to differential sensor 30, differential sensor 30 is blind to the existence of grounded neutral sensor 50. However, when grounded neutral sensor 50 is coupled to differential sensor 30, the signal from grounded neutral sensor 50 passes to differential sensor 30.
Fault circuit 100 can have any suitable design, but in this case has eight pins. Fault circuit 100 is also coupled to additional fault circuitry through these pins. For example, an output of pin 1 of fault circuit 100 is coupled to a switch or silicon controlled rectifier or SCR SC1. Pins 2 and 3 are coupled to winding 32, while pins 4 and 5 are coupled to winding 52. Pin 6 is coupled to a power circuit including a plurality of different resistors R1, R5, R6, and R8. In addition, coupled to these resistors is a bridge 110 which comprises a plurality of diodes D2, D3, D4 and D5. Bridge 110 is coupled to phase input line 12a and neutral input line 12b. In addition, coupled to bridge 110 is a capacitor C1 and a resistor R10 in series along line 111. Thus, bridge 110 provides a rectified power input into fault circuit 100. Fault circuit 100 at pin 7, is coupled to a timing capacitor C5. Fault circuit 100 is also coupled to additional capacitors C2, C4 and 010.
Line 120 is coupled to neutral input line 12b at a first end on one side of sensors 30 and 50 and coupled to an opposite side of sensors 30 and 50 on the opposite side. Line 120 forms a component of a grounded neutral test circuit which is coupled to the line side neutral line 12b. Coupled along line 120 are two resistors R11 and R4. A test control switch 130 is coupled along this line which when pressed, causes grounded neutral sensor 50 to be coupled to differential sensor 30. If the resistance of resistors R4 and R11 are increased, then the differential coil must be more sensitive to the presence of a grounded neutral fault. Essentially, the grounded neutral test circuit comprises any component sufficient to test the grounded neutral circuit, which in this embodiment is at least one of line 120, resistors R4, and R11, as well as test switch 130. The values for resistors R4 and R11 can be selected so as to create different sensitivity values for testing. Thus, when button 130 is pressed, an electrical path is established that passes through differential sensor 30 and grounded neutral sensor 50 and line 120. Essentially, grounded neutral sensor 50 is then coupled to differential sensor 30 via a coupling loop formed by line 120. This circuit will have a total resistance of R11+R4. Furthermore values of R11 and R4 can be selected to simulate a signal to the differential sensor equivalent to a signal that is traditionally used to test the sensitivity of a differential fault sensor. This signal is normally created by coupling for example, a 15K resistor across the line in a method to create a current imbalance to the differential sensor. In other words, the values of R11 and R4 can be selected to provide a similar reading by differential sensor 30 as would be found by a 15K resistor for resistor Ry on line 140 shown in 
Once this occurs, as shown in 
As shown in 
  
With this design, while any type of current can be passed from a first end to a second end, in at least one embodiment, at least a 8 ma current is passed from phase line to neutral line to create this current imbalance. This is because UL requires a fault test circuit not to exceed 9 ma for testing of a differential sensor 30. In 
  
Once these two sensors are coupled together, a signal passes from differential sensor 30 on to fault circuit 100 indicating the presence of a fault, which in this case is a grounded neutral fault.
Once fault circuit 100 detects this ground fault or grounded neutral fault, it causes pin 1 of fault circuit 100 to go high, which triggers SCR SC1, resulting in the tripping of an actuator 90 (See 
For example, as shown in 
  
Line 146 is coupled to neutral line 12b at a second position within region 16b on line side neutral line 12b on an opposite side of differential sensor 30 and grounded neutral sensor 50 as line 144 and region 16a. The pressing of switch 148 creates two simultaneous test paths for the current, one along lines 142 and 144 creating a simulated ground fault, and another along lines 146 and 144 creating a simulated grounded neutral fault. Selecting the proper values for resistors R11, R12, and R4 makes it possible to generate a current of 8 milliamps of which at least in one embodiment, less than 4 milliamps is detected by the differential sensor.
  
While the design can be created in any useful way, 
In one embodiment, switches 160 and 162 can be comprised of separate switches. For example, test switch 160 is configured to test the grounded neutral sensor 50, while test switch 162 is configured to test the differential sensor. In an alternative embodiment, the switches can be combined in a single push button switch (See 
Pressing test switch 160 causes current to flow from line side neutral line 12b to test line 152 and around both differential sensor 30 and grounded neutral sensor 50 from region 16a to 16b on neutral line 12b, which creates a loop around both differential sensor 30 and grounded neutral sensor 50. Region 16a is a position on a first side of the sensor where the test line connects. Region 16b is located at a second region on an opposite side of sensors 30 and 50 which forms a region where the test lines connect to power lines. For example, when test switch 160 is pressed, current flows from line 12b, through the closed circuit created by switch 160 contacting line 154, and onto line 154, where it passes through resistor R4. The pressing of switch 160 electrically connecting line 152 to line 154 creates this loop coupling grounded neutral sensor 50 to differential sensor 30. This results in the loop shown by way of example in 
In addition, when switch 162 is pressed, a differential test is conducted and power flows from line side phase line 12a, through line 158, through switch 162 and to lines 156 and 152. This pressing of switch 162 creates a current imbalance between the phase line and the neutral line which simulates a ground fault. Differential sensor 30 is configured to detect this current imbalance, whereby a signal is passed from differential sensor 30 and to processor 100 in a known manner. Under normal operating conditions (120 v 60 Hz) as described above, this creates a sufficient current imbalance to create a sufficient current signal from differential sensor 30 into processor 100 to cause processor 100 to send a trip signal or fault signal onto SCR SC1, thereby actuating SCR SC1 to cause power to flow through actuator 90. In this embodiment, a grounded neutral test circuit is formed by at least one of lines 152, and 154, test switch 160, and resistor R4. A ground fault test circuit is formed by at least one of lines 156 and 158, resistors R13, and R12, and test switch 162.
The use of any one of these switches in 
Under a reset lockout condition, the device is shipped in a tripped condition, wherein for that device to be operational, and for the contacts such as contacts 60 including contacts 62, 64, 66, and 68, to be closed, the device must be tested. This testing causes actuator 90 to actuate, causing a plunger such as plunger 95 to be actuated inside of solenoid 92 thereby allowing contacts 60 to move into a latched position.
Therefore, the designs 10a-10g as shown in 
  
  
Once power is applied to these lines, this power supplies power supply 220 which then powers processor 200. Power supply 220 can be in the form of any suitable power supply such as in the form of a bridge or voltage regulating device which is used to allow a rapid powering on of processor 200. Processor 200 is configured to have at least one internal timer, and test circuitry, which is configured to send a test signal, and also analytical circuitry which is configured to read whether the test was successful. For example, for purposes of timing the process, processor 200 can have an internal clock which is started either at powering on of the processor, or shortly thereafter. This clock can be solely based upon internal timing, or be synchronized based upon an input relating to zero crossing circuitry 230.
Once the clock counts down after a predetermined period of time, such as after 5 minutes, processor 200 signals the test circuitry to initiate a signal through test circuit 125 which is configured to test a grounded neutral test circuit alone. Test circuitry 125 can be in the form of any circuitry known in the art to form a suitable switching mechanism to selectively allow current to pass from one side of the circuitry to the other. This type of circuitry is selected from the group comprising solid state circuitry, any type of transistor, SCR or any other known circuitry suitable for this purpose. This circuitry is configured to selectively switch the circuit to allow current to pass from side or region 16a, past differential sensor 30 and grounded neutral sensor 50 and on to side or region 16b. With this design, a grounded neutral test circuit can comprise at least one of line 120, resistors R11, and R4, as well as switch 125, and/or coil 51 and microcontroller 200. In this embodiment, at least two different grounded neutral test circuits are formed. A first grounded neutral test circuit can comprise at least one of processor 200 and coil 51. A second grounded neutral test circuit can comprise at least one of line 120, resistor R11, switch 125, resistor R4, and processor 200.
  
In addition, with this design, there are at least two different ground fault test circuits formed, with at least a first comprising at least one of processor 200 and coil 31. A second ground fault test circuit can be formed by at least one of line 153, and line 155, as well as resistors R11, and R4, switch 126, and processor 200.
  
Test circuits 170 and 180 can be any type of test circuit selected from the group comprising solid state circuitry, any type of transistor, SCR, or any other known circuitry suitable for this purpose.
For example, if processor 200 initiates a first test, through test circuit 170 which forms a grounded neutral test switch, this creates an electrical loop as shown for example in 
If the self-test has been unsuccessful, depending on the use of the fault circuit, processor 200 can then initiate a trip signal to trip contacts 60 to remove power from load 70.
Processor 200, can also, either before, during, or after the above test, conduct a test on differential sensor 30. For example, a test signal can be passed into test circuit 180 which allows power to flow from region 16a to 16b along line 158 thereby creating a current imbalance between phase line 12a and neutral line 12b. This current imbalance results in a simulated fault signal being created by differential sensor 30 which results in a signal being input into fault circuit 100.
Processor 200 would react in a similar manner as indicated above, wherein a successful self-test would result in a trip signal being passed to processor 200 within a predetermined period of time, or an unsuccessful self-test resulting in little or no signal being passed to processor 200 within the predetermined period of time, resulting in an indication of a failed self-test.
In an alternative manner, processor 200 could be used to apply a test signal to sensors 30 and 50 through the addition of additional windings placed on sensors 30 and 50. For example, windings 31 coupled to differential sensor 30 would allow processor 200 to conduct a direct test on the viability of sensor 30. In addition, windings 51 coupled to grounded neutral sensor would allow processor 200 to directly test this sensor as well by selectively applying a signal to this sensor.
To self-test the circuitry including conducting both a grounded neutral test and a ground fault test without tripping the contacts, processor 200 can, in at least one embodiment, be configured to shunt the signal from fault circuit 100 into SCR SC1. This shunting would occur via line 250 which shunts the signal into processor 200 in a known manner, and thereby prevents the signal from passing from fault circuit 100 into SCR SC1.
  
Third button 333 can be configured to be coupled to switch 162 so that when button 333 is pressed it performs a ground fault test separate from a grounded neutral test described above.
In at least one embodiment, button 332 can be configured to only couple to either switches 130, 148 and 160 so that it only performs a grounded neutral test. Alternatively, button 332 can be coupled to a plunger which is also configured to relatch contacts 60 in a known manner to close contacts 60 after a successful self-test.
In addition, button 333 can be configured, in at least one embodiment, to only couple to test switch 162, or to also be configured in a reset-lockout manner such that the pressing of this test switch 162 results in the relatching of these contacts as well.
  
  
In step S3, processor 200 starts a clock which is a timer clock to count down to the self-test. This timer clock could be set based upon the start time or based upon another reference point such as a zero crossing point in a line signal. Next, in step S3 the timer clock counts to zero or counts the number of zero crossing signals to determine a particular period of time and then initiates a self-test. The self-test could include a first test in step S4 which tests processor 200, differential sensor 30, and fault circuit 100. The signal generated by processor 200 passes through any one of test circuits 125, 126, 170 and 180 (See 
This trip signal is then passed into processor 200 in step S9. Step S10 involves determining if the self-test was successful. If the signal passes into processor 200 within the predetermined period of time, then the self-test is successful. If this signal does not pass into processor 200, then this self-test is unsuccessful. In step S11, processor 200 initiates either indication circuit 215 to indicate a failed self-test or initiates a communication through communication circuit 255 to indicate a failed self-test to a remote device in step S12.
Similarly, processor 200 can initiate a test on test circuit 180 (See 
Alternatively, sensors 30 and 50 can be individually tested via additional windings 31 and 51 which allow for alternative testing of the circuit. For example, in step S14 processor 200 could initiate a self-test on winding 51 by sending a signal through coil or winding 51 simulating the existence of a grounded neutral fault. This signal could be a high frequency signal passed from test circuit 200 to grounded neutral sensor 50 creating a high frequency signal to be read by differential sensor 30. This process would then proceed through steps S6-S11 thereby resulting in an alternative self-test of the device.
Alternatively, processor 200 can initiate a test on differential sensor 30 by sending a signal through coil or winding 31 creating the indication of a fault occurring in the circuit in step S14. This signal would then result in a signal being passed into processor 100. Thus the process would then proceed through steps S6-S12 resulting in the testing of differential sensor S30.
  
Accordingly, while a few embodiments of the present invention have been shown and described, it is to be understood that many changes and modifications may be made thereunto without departing from the spirit and scope of the invention as defined in the appended claims.
| Number | Name | Date | Kind | 
|---|---|---|---|
| 3309571 | Gilker | Mar 1967 | A | 
| 3538477 | Walters et al. | Nov 1970 | A | 
| 3702418 | Obenhaus | Nov 1972 | A | 
| 3728617 | Potter | Apr 1973 | A | 
| 3731154 | Torosian | May 1973 | A | 
| 3766434 | Sherman | Oct 1973 | A | 
| 3813579 | Doyle et al. | May 1974 | A | 
| 3864649 | Doyle | Feb 1975 | A | 
| 3872354 | Nestor et al. | Mar 1975 | A | 
| 3949336 | Dietz | Apr 1976 | A | 
| 4002951 | Halbeck | Jan 1977 | A | 
| 4034266 | Virani et al. | Jul 1977 | A | 
| 4034360 | Schweitzer, Jr. | Jul 1977 | A | 
| 4042967 | Yamamoto | Aug 1977 | A | 
| 4051544 | Vibert | Sep 1977 | A | 
| 4063299 | Munroe | Dec 1977 | A | 
| 4086549 | Slater et al. | Apr 1978 | A | 
| 4109226 | Bowling et al. | Aug 1978 | A | 
| 4114123 | Grenier | Sep 1978 | A | 
| 4159499 | Bereskin | Jun 1979 | A | 
| 4223365 | Moran | Sep 1980 | A | 
| 4237435 | Cooper et al. | Dec 1980 | A | 
| 4316230 | Hansen et al. | Feb 1982 | A | 
| 4377837 | Matsko et al. | Mar 1983 | A | 
| 4386338 | Doyle et al. | May 1983 | A | 
| 4409574 | Misencik et al. | Oct 1983 | A | 
| 4412193 | Bienwald et al. | Oct 1983 | A | 
| 4442470 | Misencik | Apr 1984 | A | 
| 4518945 | Doyle et al. | May 1985 | A | 
| 4521824 | Morris et al. | Jun 1985 | A | 
| 4538040 | Ronemus et al. | Aug 1985 | A | 
| 4567456 | Legatti | Jan 1986 | A | 
| 4574260 | Franks | Mar 1986 | A | 
| 4578732 | Draper et al. | Mar 1986 | A | 
| 4587588 | Goldstein | May 1986 | A | 
| 4595894 | Doyle et al. | Jun 1986 | A | 
| 4630015 | Gernhardt et al. | Dec 1986 | A | 
| 4631624 | Dvorak et al. | Dec 1986 | A | 
| 4719437 | Yun | Jan 1988 | A | 
| 4802052 | Brant et al. | Jan 1989 | A | 
| 4814641 | Dufresne | Mar 1989 | A | 
| 4851951 | Foster, Jr. | Jul 1989 | A | 
| 4901183 | Lee | Feb 1990 | A | 
| 4967308 | Morse | Oct 1990 | A | 
| 4979070 | Bodkin | Dec 1990 | A | 
| 5144516 | Sham | Sep 1992 | A | 
| 5148344 | Rao et al. | Sep 1992 | A | 
| 5185687 | Beihoff et al. | Feb 1993 | A | 
| 5202662 | Bienwald et al. | Apr 1993 | A | 
| 5223810 | Van Haaren | Jun 1993 | A | 
| 5224006 | MacKenzie et al. | Jun 1993 | A | 
| 5229730 | Legatti et al. | Jul 1993 | A | 
| 5239438 | Echtler | Aug 1993 | A | 
| 5347248 | Herbert | Sep 1994 | A | 
| 5363269 | McDonald | Nov 1994 | A | 
| 5418678 | McDonald | May 1995 | A | 
| 5448443 | Muelleman | Sep 1995 | A | 
| 5477412 | Neiger et al. | Dec 1995 | A | 
| 5510760 | Marcou et al. | Apr 1996 | A | 
| 5515218 | DeHaven | May 1996 | A | 
| 5517165 | Cook | May 1996 | A | 
| 5541800 | Misencik | Jul 1996 | A | 
| 5555150 | Newman, Jr. | Sep 1996 | A | 
| 5594398 | Marcou et al. | Jan 1997 | A | 
| 5600524 | Neiger et al. | Feb 1997 | A | 
| 5617284 | Paradise | Apr 1997 | A | 
| 5625285 | Virgilio | Apr 1997 | A | 
| 5628394 | Benke et al. | May 1997 | A | 
| 5631798 | Seymour et al. | May 1997 | A | 
| 5637000 | Osterbrock et al. | Jun 1997 | A | 
| 5654857 | Gershen | Aug 1997 | A | 
| 5655648 | Rosen et al. | Aug 1997 | A | 
| 5661623 | McDonald et al. | Aug 1997 | A | 
| 5680287 | Gernhardt et al. | Oct 1997 | A | 
| 5694280 | Zhou | Dec 1997 | A | 
| 5706155 | Neiger et al. | Jan 1998 | A | 
| 5715125 | Neiger et al. | Feb 1998 | A | 
| 5719363 | Handler | Feb 1998 | A | 
| 5729417 | Neiger et al. | Mar 1998 | A | 
| 5805397 | MacKenzie | Sep 1998 | A | 
| 5815363 | Chu | Sep 1998 | A | 
| 5825602 | Tosaka et al. | Oct 1998 | A | 
| 5844765 | Kato et al. | Dec 1998 | A | 
| 5847913 | Turner et al. | Dec 1998 | A | 
| 5849878 | Cantor et al. | Dec 1998 | A | 
| 5875087 | Spencer et al. | Feb 1999 | A | 
| 5917686 | Chan et al. | Jun 1999 | A | 
| 5933063 | Keung et al. | Aug 1999 | A | 
| 5943198 | Hirsh et al. | Aug 1999 | A | 
| 5943199 | Aromin | Aug 1999 | A | 
| 5956218 | Berthold | Sep 1999 | A | 
| 5963408 | Neiger et al. | Oct 1999 | A | 
| 6021034 | Chan et al. | Feb 2000 | A | 
| 6040967 | DiSalvo | Mar 2000 | A | 
| 6052265 | Zaretsky et al. | Apr 2000 | A | 
| 6180899 | Passow | Jan 2001 | B1 | 
| 6226161 | Neiger et al. | May 2001 | B1 | 
| 6246558 | DiSalvo et al. | Jun 2001 | B1 | 
| 6252407 | Gershen | Jun 2001 | B1 | 
| 6282070 | Ziegler et al. | Aug 2001 | B1 | 
| 6288882 | DiSalvo et al. | Sep 2001 | B1 | 
| 6309248 | King | Oct 2001 | B1 | 
| 6324043 | Turner | Nov 2001 | B1 | 
| 6381112 | DiSalvo | Apr 2002 | B1 | 
| 6381113 | Legatti | Apr 2002 | B1 | 
| 6437700 | Herzfeld et al. | Aug 2002 | B1 | 
| 6437953 | DiSalvo et al. | Aug 2002 | B2 | 
| D462660 | Huang et al. | Sep 2002 | S | 
| 6558928 | Landegren | May 2003 | B1 | 
| 6580344 | Li | Jun 2003 | B2 | 
| 6590172 | Gadre et al. | Jul 2003 | B1 | 
| 6590753 | Finlay | Jul 2003 | B1 | 
| 6621388 | Macbeth | Sep 2003 | B1 | 
| 6628486 | Macbeth | Sep 2003 | B1 | 
| 6646838 | Ziegler et al. | Nov 2003 | B2 | 
| 6657834 | DiSalvo | Dec 2003 | B2 | 
| 6671145 | Germain et al. | Dec 2003 | B2 | 
| 6693779 | DiSalvo | Feb 2004 | B2 | 
| 6717782 | DiSalvo et al. | Apr 2004 | B2 | 
| 6771152 | Germain et al. | Aug 2004 | B2 | 
| 6813126 | DiSalvo et al. | Nov 2004 | B2 | 
| 6828886 | Germain et al. | Dec 2004 | B2 | 
| 6842095 | Macbeth | Jan 2005 | B2 | 
| 6864766 | DiSalvo et al. | Mar 2005 | B2 | 
| 6864769 | Germain et al. | Mar 2005 | B2 | 
| 6900972 | Chan et al. | May 2005 | B1 | 
| 6937451 | Ulrich et al. | Aug 2005 | B2 | 
| 6944001 | Ziegler et al. | Sep 2005 | B2 | 
| 6975192 | Disalvo | Dec 2005 | B2 | 
| 6975492 | DiSalvo | Dec 2005 | B2 | 
| 6982856 | Bernstein | Jan 2006 | B2 | 
| 6998945 | Huang et al. | Feb 2006 | B2 | 
| 7031125 | Germain et al. | Apr 2006 | B2 | 
| 7042688 | Chan et al. | May 2006 | B2 | 
| 7049910 | Campolo et al. | May 2006 | B2 | 
| 7098761 | Germain et al. | Aug 2006 | B2 | 
| 7209330 | DiSalvo | Apr 2007 | B2 | 
| 7365621 | Germain et al. | Apr 2008 | B2 | 
| 7378927 | DiSalvo et al. | May 2008 | B2 | 
| 8299799 | Finlay et al. | Oct 2012 | B2 | 
| 20020064779 | Landegren et al. | May 2002 | A1 | 
| 20020135957 | Chan et al. | Sep 2002 | A1 | 
| 20030085783 | Macbeth | May 2003 | A1 | 
| 20030151478 | Radosavljevic et al. | Aug 2003 | A1 | 
| 20050012575 | Huang et al. | Jan 2005 | A1 | 
| 20070014058 | Chan et al. | Jan 2007 | A1 | 
| 20080239596 | Restrepo et al. | Oct 2008 | A1 | 
| 20090040667 | DiSalvo et al. | Feb 2009 | A1 | 
| Number | Date | Country | 
|---|---|---|
| 759587 | Apr 2003 | AU | 
| 2425810 | Apr 2002 | CA | 
| 0526071 | Feb 1993 | EP | 
| 21345 877 | May 1978 | ES | 
| 227930 | Jan 1925 | GB | 
| 830018 | Mar 1960 | GB | 
| 2207823 | Feb 1989 | GB | 
| 2290181 | Dec 1995 | GB | 
| 2292491 | Feb 1996 | GB | 
| 61-259428 | Nov 1986 | JP | 
| WO9601484 | Jan 1996 | WO | 
| PCTUS9919319 | Mar 2000 | WO | 
| PCTUS0022955 | Mar 2001 | WO | 
| PCTUS0132562 | Apr 2002 | WO | 
| WO2004070751 | Aug 2004 | WO | 
| WO2004070752 | Aug 2004 | WO | 
| Number | Date | Country | |
|---|---|---|---|
| 20120250193 A1 | Oct 2012 | US |