The invention relates a resistor structure having p-type gallium nitride (pGaN).
High electron mobility transistor (HEMT) fabricated from GaN-based materials have various advantages in electrical, mechanical, and chemical aspects of the field. For instance, advantages including wide band gap, high break down voltage, high electron mobility, high elastic modulus, high piezoelectric and piezoresistive coefficients, and chemical inertness. All of these advantages allow GaN-based materials to be used in numerous applications including high intensity light emitting diodes (LEDs), power switching devices, regulators, battery protectors, display panel drivers, and communication devices.
According to an embodiment of the present invention, a method for fabricating a resistor structure includes the steps of forming a buffer layer on a substrate, forming a barrier layer on the buffer layer, forming a p-type semiconductor layer on the barrier layer, patterning the p-type semiconductor layer, trimming the barrier layer along a first direction, and then forming an electrode on the barrier layer along a second direction.
According to another aspect of the present invention, a resistor structure includes a buffer layer on a substrate, a barrier layer on the buffer layer, a p-type semiconductor layer on the barrier layer, and an electrode on the barrier layer and the buffer layer.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Referring to
Next, a selective nucleation layer (not shown) and a buffer layer 14 are formed on the substrate 12. Preferably, the buffer layer 14 could include a bottom portion or buffer layer 16 which will not be patterned into a mesa isolation in the later process and a top portion or buffer layer 18 which will be patterned into a mesa isolation in the later process. According to an embodiment of the present invention, the nucleation layer preferably includes aluminum nitride (AlN) and the buffer layer 14 is preferably made of III-V semiconductors such as gallium nitride (GaN), a thickness of the bottom portion or buffer layer 16 is between 0.5-10 microns, and a thickness of the top portion or buffer layer 18 is between 10-270 microns. According to an embodiment of the present invention, the formation of the buffer layer 14 on the substrate 12 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
Next, a selective unintentionally doped (UID) buffer layer (not shown) could be formed on the surface of the buffer layer 18. In this embodiment, the UID buffer layer could be made of III-V semiconductors such as gallium nitride (GaN) or more specifically unintentionally doped GaN. According to an embodiment of the present invention, the formation of the UID buffer layer on the buffer layer 18 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
Next, a barrier layer 20 is formed on the surface of the UID buffer layer or buffer layer 18. In this embodiment, the barrier layer 20 is preferably made of III-V semiconductor such as n-type or n-graded aluminum gallium nitride (AlxGa1-xN), in which 0<x<1, the barrier layer 20 preferably includes an epitaxial layer formed through epitaxial growth process, and the barrier layer 20 could include dopants such as silicon or germanium. Similar to the buffer layer 14, the formation of the barrier layer 20 on the buffer layer 18 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
Next, a p-type semiconductor layer 22 is formed on the barrier layer 20, in which the thickness of the p-type semiconductor layer 22 is between 80-120 nm or most preferably at 100 nm. In this embodiment, the p-type semiconductor layer 22 preferably is a III-V compound layer including p-type GaN (p-GaN) and the formation of the p-type semiconductor layer 22 on the surface of the barrier layer 20 could be accomplished by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HVPE) process, or combination thereof.
Next, as shown in
Next, as shown in
Next, as shown in
In this embodiment, the width difference between one side such as left sidewall of the remaining barrier layer 20 and the sidewall of the buffer layer 18 underneath is approximately equal to 0.5% to 1% of the remaining overall width of the barrier layer 20. According to an embodiment of the present invention, the width difference between one side such as left side of the remaining barrier layer 20 and the left sidewall of the buffer layer 18 is about 50 nm while the overall width of the remaining barrier layer 20 is approximately 9 microns, but not limited thereto.
Next, as shown in
Next, as shown in
In this embodiment, the source electrode 30 and the drain electrode 32 are preferably made of ohmic contact metals. According to an embodiment of the present invention, each of the source electrode 30 and drain electrode 32 could include gold (Au), Silver (Ag), platinum (Pt), titanium (Ti), aluminum (Al), tungsten (W), palladium (Pd), or combination thereof. Preferably, it would be desirable to conduct an electroplating process, sputtering process, resistance heating evaporation process, electron beam evaporation process, physical vapor deposition (PVD) process, chemical vapor deposition (CVD) process, or combination thereof to form electrode materials in the aforementioned openings, and then pattern the electrode materials through one or more etching processes to form the source electrode 30 and the drain electrode 32. This completes the fabrication of a HEMT according to an embodiment of the present invention.
Next, as shown in
Referring to
It should be noted that since part of the barrier layer 20 disposed on the edge of the top surface buffer layer 18 or mesa isolation 24 has already been removed during the aforementioned trimming process, the source electrode 30 if viewed from the sectional line ZZ′ perspective would be disposed on the barrier layer 20 and buffer layer 18 while contacting the top surface of the barrier layer 20, sidewalls of the barrier layer 20, top surface of the buffer layer 18, sidewalls of the buffer layer 18, and top surface of the buffer layer 16. Preferably, the source electrode 30 and/or the drain electrode 32 include a reverse U-shape cross-section.
It should also be noted that the p-type semiconductor layer 22, the source electrode 30, and the drain electrode 32 together constitute a resistor structure and the source electrode 30 and the drain electrode 32 are connected to external circuits through the contact plugs 40. In contrast to conventional HEMT devices having gate electrode disposed directly on the p-type semiconductor layer 22, no gate electrode is formed on the p-type semiconductor layer 22 in this embodiment.
Overall, the present invention provides a method for fabricating a resistor structure having p-type semiconductor, which first forms a p-type semiconductor layer on the barrier, patterns the p-type semiconductor layer, performs a trimming process to remove part of the barrier layer on the edge of the buffer layer, and then forms a source electrode and drain electrode on the barrier layer and the buffer layer. Since the edge of the barrier layer is trimmed so that the overall width of barrier layer becomes slightly less than the width of the buffer layer underneath, the source electrode and the drain electrode if viewed from a cross-section perspective would be disposed on the barrier layer and the buffer layer while contacting the top surface of the barrier layer, sidewalls of the barrier layer, top surface of the buffer layer, and sidewalls of the buffer layer at the same time. By using the aforementioned approach to trim the barrier layer, current leakage in the resistor structure could be improved significantly.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
111124785 | Jul 2022 | TW | national |