The present invention relates generally to the fabrication of semiconductor devices, and more particularly to the fabrication of resistors in integrated circuits.
Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various layers using lithography to form circuit components and elements thereon.
Resistors are elements that are used in semiconductor devices in many applications. A resistor is a two-terminal electronic component designed to oppose an electric current by producing a voltage drop between the two terminals of the resistor in proportion to the current. The resistance (R) of a resistor is equal to the voltage drop (V) across the resistor divided by the current (I) through the resistor, in accordance with Ohm's law (V=IR, or R=V/I). Resistors are used as part of electronic circuits and can be formed in integrated circuits and semiconductor devices. Resistors are used in applications such as electronic filters, analog-to-digital converters, memory devices, control applications, and many other types of semiconductor device applications. Rather large resistors with high resistance values are often required in radio frequency (RF), analog, and mixed signal devices, as examples.
Transistors are elements that are also used frequently in semiconductor device applications. In the past, gate dielectric materials of transistors in semiconductor devices typically comprised silicon dioxide, which has a dielectric constant or k value of about 3.9. Gate materials of transistors typically comprised polysilicon. However, in some smaller and more advanced semiconductor technologies, such as a 32 nm technology node, as an example, the use of gate dielectric materials comprising silicon oxynitride and other high k dielectric materials such as hafnium-based dielectric materials having a dielectric constant (k) of greater than about 3.9 have begun to be a trend. Gate materials comprising metals have also begun to be used for transistors in semiconductor devices.
In some transistor applications, it is desirable to manufacture resistors from the material layers that transistor gates elsewhere on the chip are manufactured from. However, for some transistors that have a high k gate dielectric material and that include a metal layer in the gate stack, for example, the resistance of resistors manufactured from the same gate stack as the transistors is too low for some applications, particularly RF applications.
Thus, what are needed in the art are improved methods of fabricating resistors in semiconductor devices and structures thereof.
Technical advantages are generally achieved by preferred embodiments of the present invention, which provide novel methods of manufacturing resistors and semiconductor devices, and structures thereof.
In accordance with one embodiment, a method of fabricating a resistor includes forming a semiconductive material over a workpiece, and patterning at least the semiconductive material, forming a gate of a transistor in a first region of the workpiece and forming a resistor in a second region of the workpiece. At least one substance is implanted into the semiconductive material of the gate of the transistor or the resistor so that the semiconductive material is different for the gate of the transistor and the resistor.
The foregoing has outlined rather broadly the features and technical advantages of embodiments of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of embodiments of the invention will be described hereinafter, which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiments disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale.
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Resistors are circuit elements that are required in many semiconductor devices applications. It is desirable to manufacture resistors in semiconductor devices without requiring additional manufacturing processing steps. In some applications, it may be desirable to manufacture resistors from the same polysilicon layer that transistor gates are manufactured from.
For example,
In some designs, a resistor may be formed in the resistor region 124 over the STI region 102. The resistor is fabricated from the same material layers 104, 106, 108, and 110 of the gate stack of the transistor in the transistor region 122. However, the resistance of a resistor comprising such a structure may have a resistance that is too low for a polysilicon resistor device in some applications, due to the presence of the metal layer 108. For example, in some RF designs, high precision high and medium ohmic resistors are required. In some technology nodes, such as 32 nm as an example, a P+ doped polysilicon 110 resistor in resistor region 124 may have a resistance that is dominated by the low resistance of the metal layer 108, resulting in a sheet resistance of about 150 Ohms/square, which is too low for the requirements of some RF designs.
In some prior art processes, an additional lithography mask and lithography process may be used to remove the metal layer 108 of the gate stack materials in the resistor region 124, as shown in
Thus, what are needed in the art are improved, cost-effective methods of fabricating resistors having a high resistance value in semiconductor devices that do not require additional manufacturing processes or steps.
Embodiments of the present invention achieve technical advantages by providing novel methods of forming resistors that do not require an additional mask level for the fabrication processes. Existing mask levels may be modified that result in either masking a resistor region during implantation processes, or exposing the resistor region during implantation processes used to form other portions of components such as source and drain regions of transistors of the semiconductor devices.
Isolation regions 102 may be formed in the workpiece 100, as shown. The isolation regions 102 may comprise shallow trench isolation (STI) regions or other types of isolation regions such as deep trench (DT) isolation and/or field oxide (FOX) regions, for example. The isolation regions 102 may be formed by etching trenches in the workpiece 100 using lithography and filling the trenches with one or more insulating materials, for example.
The workpiece 100 comprises a resistor region 132 and a transistor region 122, as shown in
In
A gate dielectric material 104 is formed over the workpiece 100 and over the isolation region 102, as shown in
An optional cap layer 106 may be formed over the gate dielectric material 104, as shown in
A metal layer 108 is formed over the cap layer 106, also shown in
A semiconductive material 110 is formed or deposited over the metal layer 108. The semiconductive material 110 may comprise about 10 to 200 nm of a semiconductive material such as polysilicon or amorphous silicon, although alternatively, the semiconductive material 110 may comprise other dimensions and semiconductor materials. In some embodiments, the semiconductive material 110 comprises a thickness of about 50 nm, as an example. The semiconductive material 110 may be formed by CVD, PVD, or other methods, as examples.
The semiconductive material 110, metal layer 108, cap layer 106, and gate dielectric material 104 may comprise a gate stack for at least one transistor in a transistor region 122 (see
The gate stack material 104, 106, 108, and 110 is patterned, forming a gate of a transistor in the first region 122 of the workpiece 100 (see
In some embodiments, the gate dielectric material 104 may be removed from the second region 132 of the workpiece 100, before forming the optional cap layer 106, or before forming the metal layer 108 over the isolation region 102 in the second region 132 of the workpiece 100, for example, not shown in the drawings. The resistor may be formed entirely over an isolation region 102 so that the gate dielectric material 104 is not required to isolate the resistor in the second region 132 from the workpiece 100.
The resistor in the second region 132 may comprise a length or dimension d1 of about 1 μm or greater and a width or dimension d2 of about 1 μm or greater, as shown in the top view in
The gate stack 104, 106, 108, and 110 may be patterned by depositing a layer of photosensitive material (not shown) over the semiconductive material 110, and patterning the layer of photosensitive material using a lithography process. Portions of the layer of photosensitive material are exposed to energy, e.g., using a lithography mask or a direct patterning method, exposing portions of the layer of photosensitive material. The layer of photosensitive material is developed, and portions of the layer of photosensitive material are then removed. The layer of photosensitive material is used as an etch mask while portions of the gate stack 104, 106, 108, and 110 are etched away using an etch process. The layer of photosensitive material is then removed. An optional hard mask (also not shown) may also be used in the lithography process to pattern the gate stack 104, 106, 108, and 110, for example.
The transistor in the first region 122 is exposed to a first process 142, and the resistor in the second region 132 is exposed to a second process 144, as shown in
The first process 142 may comprise implanting a substance into the semiconductive material 110 of the gate of the transistor in the first region 122, and the second process 144 may comprise masking the semiconductive material of the resistor in the second region 132 during the first process 142, resulting in a resistor comprising a semiconductive material 140 that is different than the semiconductive material 110 of the gate of the transistor in the first region 122, in some embodiments.
In other embodiments, the first process 142 may comprise masking the semiconductive material 110 of the gate of the transistor in the first region 122 while the second process 144 is used to alter the semiconductive material 140 of the resistor in the second region 132. The second process 144 may comprise implanting at least one substance into the semiconductive material 140 of the resistor in the second region 132 in these embodiments, for example, to be described further herein.
Advantageously, masking the first region 122 or the second region 132 does not require an additional lithography mask in accordance with embodiments of the present invention; rather, masking the first region 122 or the second region 132 is implemented in existing masking levels of the semiconductor device 130.
An implantation process 146 is then used to implant a dopant material into the semiconductive material 110 of the gate of the transistor in the first region 122 of the workpiece 100, as shown in
Thus, the semiconductive material 140 of the resistor in the second region 132 comprises a different material than the semiconductive material 110 of the gate of the transistor in the first region 122. The semiconductive material 140 comprises undoped polysilicon or amorphous silicon, and the semiconductive material 110 of the gate of the transistor in the first region 122 comprises polysilicon or amorphous silicon doped with a P+ dopant material. Alternatively, the semiconductive material 110 of the gate of the transistor in the first region 122 may be doped with an N+ dopant material, for example.
The undoped semiconductive material 140 of the resistor in the second region 132 has a higher resistance value than a resistance of the semiconductive material 110 of the gate of the transistor formed in the first region 122, advantageously. The combination of the undoped semiconductive material 140 with the metal layer 108 results in a higher resistance for the resistor in the second region 132 relative to the resistance of the semiconductive material 110 of the gate of the transistor in the first region 122, for example.
For example, in
The semiconductive material 110 of the first transistors in region 122a may optionally also be masked with the layer of photosensitive material 148 during the first implantation process 150, not shown. Alternatively, the semiconductive material 110 of the first transistors in region 122a may be implanted with a different type of dopant or different concentration of dopant, before or after the first implantation process 150, also not shown.
Then, shown in
The semiconductive material 110 of the second transistors in region 122b may optionally also be masked with the layer of photosensitive material 148 during the second implantation process 152, not shown. Alternatively, the semiconductive material 110 of the second transistors in region 122b may be implanted with a different type of dopant or a different concentration of dopant, before or after the first implantation process 150 and/or second implantation process 152, also not shown.
Thus, in the embodiment shown in
One implantation process 154 comprises a shallow implantation of a first dopant material that is used to form extension implantation regions 118 of source and drain regions of the transistor in the first region 122, as shown in
In some embodiments, the implantation process 154 comprises a shallow boron implant at a high dose, e.g., at a dose in the order of about 1×1015, and the implantation process 156 comprises a deeper arsenic halo implant, for example. Alternatively, the implantation processes 154 and 156 may comprise other dopant types and concentrations.
Sidewall spacers 112 may comprise two spacer materials 134 and 136 comprising insulating materials that are formed over the gate stack 104, 106, 108, 110 sidewalls before the implantation processes 154 and 156, respectively. A masking material may be formed over the top surface of the semiconductive material 110 of the gate of the transistor in the first region 122, to prevent the gate from being implanted with the dopant materials of the first and second implantation processes 154 and 156, for example, not shown. Or, alternatively, the semiconductive material 110 of the gate of the transistor in region 122 may be implanted with a different type of dopant or a different concentration of dopant, before or after the first implantation process 154 and/or the second implantation process 156, not shown. The dopant materials of the first implantation process 154 and the second implantation process 156 may comprise different types of dopant materials and/or may comprise a different concentration of a single dopant material, for example.
Thus, in the embodiment shown in
Advantageously, as in the previous embodiments described herein, no additional lithography masks or processes are required to achieve the higher resistance resistor in the second region 132 of the workpiece 100. For example, if the semiconductor material 110 is required to be masked during the implantation processes 154 and 156, mask levels used to mask other regions of the workpiece 100 during the implantation processes 154 and 156 may be altered to cover the semiconductive material 110 of gates of the transistor in the first region 122 of the workpiece 100 with a photosensitive masking material during the implantation processes 154 and 156. The same mask levels may also be altered to uncover or expose the second region 132 so the semiconductive material 140 is altered.
Ends of the resistor in the second region 132 may optionally be silicided, and contacts 162 may be coupled to the silicided ends of the resistor. For example,
The contacts 162 may be formed using a single damascene process, e.g., by forming an insulating material 160 over the workpiece 100 and the resistor comprising the semiconductive material 140 and the metal layer 108. The insulating material 160 is patterned using lithography, and the patterned insulating material 160 is filled with a conductive material to form the contacts 162. Excess conductive material is then removed from over the insulating material 160 using an etch process and/or a chemical mechanical polishing (CMP) process, for example. Alternatively, the contacts 162 may be formed using a subtractive etch process of a conductive material formed over the resistor, and the insulating material 160 may be formed over the contacts 162 and resistor 140/108.
The contacts 162 may comprise a plurality of contacts coupled to silicided ends of the resistor in the second region 132, as shown in a top view in
Alternatively, the contacts 162 may comprise elongated contact bars, as shown in a top view in
In other applications, the silicide 158 may be included if elongated contact bars 162 are used. The silicide 158 may function as an etch stop during an etch process of the contact 162, for example, providing a higher etch selectivity than the semiconductive material 140. The elongated contact bars improve the contact resistance because of the larger contact area provided.
Note that silicide regions are often formed in other regions of semiconductor devices, such as over gates, sources and drains of transistors. Thus, no additional lithography masks are required to form the optional silicide 158 regions of the semiconductor devices 130 described herein. The silicide 158 may be formed over the ends of the resistors in the second region 132 during the formation of other silicided regions of the semiconductor devices 130, for example. The silicide 158 may comprise NiSi or other types of silicide, for example.
Sidewall spacers 112 may also be formed on sidewalls of the resistors in the second region 132, for example (see
Additional insulating material layers and conductive material layers, e.g., metallization layers (not shown), may be formed over the novel resistors in second regions 132 described herein, and may be used to interconnect the various components of the semiconductor device 130.
Embodiments of the present invention achieve technical advantages by forming resistors 140/108 using gate material layers of transistor devices of semiconductor devices 130. Embodiments of the present invention include methods of fabricating the semiconductor devices 130 and resistors in the second regions 132 described herein during the fabrication processes for transistors in the first regions 122 of the semiconductor devices 130, for example. Embodiments of the present invention also include semiconductor devices 130 and resistors manufactured using the methods described herein.
Embodiments of the present invention are particularly useful when implemented in resistors for radio frequency (RF) circuits and applications. Embodiments of the invention may also be implemented in other semiconductor applications such as analog circuits, mixed signal circuits, and other applications requiring relatively large resistors requiring a high resistance, for example. Embodiments of the present invention may also be implemented in other types of circuits and semiconductor devices.
The novel resistors in the second regions 132 advantageously may be formed during the fabrication and lithography processes used to form other devices such as transistors of the semiconductor devices 130, and thus do not require any additional processing steps, lithography masks, or manufacturing costs. Additional etch processes and lithography processes are not required to manufacture the novel resistors in accordance with embodiments of the present invention. The masking and implantation processes described herein may be included in existing mask levels for the semiconductor device 130.
Although embodiments of the present invention and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present invention. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.