Resource sharing in a telecommunications environment

Information

  • Patent Grant
  • 9286251
  • Patent Number
    9,286,251
  • Date Filed
    Thursday, June 4, 2015
    9 years ago
  • Date Issued
    Tuesday, March 15, 2016
    9 years ago
Abstract
A transceiver is designed to share memory and processing power amongst a plurality of transmitter and/or receiver latency paths, in a communications transceiver that carries or supports multiple applications. For example, the transmitter and/or receiver latency paths of the transceiver can share an interleaver/deinterleaver memory. This allocation can be done based on the data rate, latency, BER, impulse noise protection requirements of the application, data or information being transported over each latency path, or in general any parameter associated with the communications system.
Description
BACKGROUND

1. Field of the Invention


This invention generally relates to communication systems. More specifically, an exemplary embodiment of this invention relates to memory sharing in communication systems. Another exemplary embodiment relates to processing or coding resource sharing in a communication system.


2. Description of Related Art


U.S. Pat. Nos. 6,775,320 and 6,778,596 describe DSL systems supporting multiple applications and multiple framer/coder/interleaver FCI blocks (an FCI block is also referred to as a latency path). DSL systems carry applications that have different transmission requirements with regard to, for example, data rate, latency (delay), bit error rate (BER), and the like. For example, video typically requires a low BER (<1E−10) but can tolerate higher latency (>20 ms). Voice, on the other hand, typically requires a low latency (<1 ms) but can tolerate BER (>1E−3).


As described in U.S. Pat. No. 6,775,320, different applications can use different latency paths in order to satisfy the different application requirements of the communication system. As a result a transceiver must support multiple latency paths in order to support applications such as video, Internet access and voice telephony. When implemented in a transceiver, each of the latency paths will have a framer, coder, and interleaver block with different capabilities that depend on the application requirements.


SUMMARY

One difficulty with implementing multiple latency paths in a transceiver is the fact that a latency path is a complicated digital circuit that requires a large amount of memory and processing power. An interleaver within a latency path can consume a large amount of memory in order to provide error correcting capability. For example, a typical DSL transceiver will have at least one latency path with approximately 16 kbytes of memory for the interleaver. Likewise, the coding block, for example, a Reed Solomon coder, consumes a large amount of processing power. In general, as the number of latency paths increase, the memory and processing power requirements for a communication system become larger.


Accordingly, an exemplary aspect of this invention relates to sharing memory between one or more interleavers and/or deinterleavers in a transceiver. More particularly, an exemplary aspect of this invention relates to shared latency path memory in a transceiver.


Additional aspects of this invention relate to configuring and initializing shared memory in a communication system. More particularly, an exemplary aspect of this invention relates to configuring and initializing interleaver/deinterleaver memory in a communication system.


Additional aspects of the invention relate to determining the amount of memory that can be allocated to a particular component by a communication system. More specifically, an exemplary aspect of the invention relates to determining the maximum amount of shared memory that can be allocated to one or more interleaves or deinterleavers.


According to another exemplary aspect of the invention, processing power is shared between a number of transceiver modules. More specifically, and in accordance with an exemplary embodiment of the invention, a coding module is shared between one or more coders and/or decoders.


Another exemplary embodiment of the invention relates to transitioning from a fixed memory configuration to a shared memory configuration during one or more of initialization and SHOWTIME (user data transmission).


An additional exemplary aspect of the invention relates to dynamically updating one or more of shared memory and processing resources based on changing communication conditions.


An additional exemplary aspect of the invention relates to updating one or more of shared memory and processing resources based on an updated communication parameter.


An additional exemplary aspect of the invention relates to updating the allocation of one or more of shared memory and processing resources based on an updated communication parameter(s).


Additional aspects of the invention relate to exchanging shared resource allocations between transceivers.


Additional exemplary aspects relate to a method of allocating shared memory in a transceiver comprising allocating the shared memory to a plurality of modules, wherein each of the plurality of modules comprise at least one interleaver, at least one deinterleaver or a combination thereof.


Still further aspects relate to the above method wherein the plurality of modules comprise interleavers.


Still further aspects relate to the above method wherein the plurality of modules comprise deinterleavers.


Still further aspects relate to the above method wherein the plurality of modules comprise at least one interleaver and at least one deinterleaver.


Additional exemplary aspects relate to a transceiver comprising a plurality of modules each including at least one interleaver, at least one deinterleaver or a combination thereof and a shared memory designed to be allocated to a plurality of the modules.


Still further aspects relate to the above transceiver wherein the plurality of modules comprise interleavers.


Still further aspects relate to the above transceiver wherein the plurality of modules comprise deinterleavers.


Still further aspects relate to the above transceiver wherein the plurality of modules comprise at least one interleaver and at least one deinterleaver.


These and other features and advantages of this invention are described in, or are apparent from, the following description of the embodiments.





BRIEF DESCRIPTION OF THE DRAWINGS

The embodiments of the invention will be described in detail, with reference to the following figures, wherein:



FIG. 1 is a functional block diagram illustrating an exemplary transceiver according to this invention;



FIG. 2 is a flowchart outlining an exemplary method of sharing resources according to this invention;



FIG. 3 is a flowchart outlining an exemplary method of determining a maximum amount of shared memory according to this invention; and



FIG. 4 is a flowchart outlining an exemplary resource sharing methodology according to this invention.





DETAILED DESCRIPTION

The exemplary embodiments of this invention will be described in relation to sharing resources in a wired and/or wireless communications environment. However, it should be appreciated, that in general, the systems and methods of this invention will work equally well for any type of communication system in any environment.


The exemplary systems and methods of this invention will also be described in relation to multicarrier modems, such as DSL modems and VDSL modems, and associated communication hardware, software and communication channels. However, to avoid unnecessarily obscuring the present invention, the following description omits well-known structures and devices that may be shown in block diagram form or otherwise summarized.


For purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. It should be appreciated however that the present invention may be practiced in a variety of ways beyond the specific details set forth herein.


Furthermore, while the exemplary embodiments illustrated herein show the various components of the system collocated, it is to be appreciated that the various components of the system can be located at distant portions of a distributed network, such as a telecommunications network and/or the Internet, or within a dedicated secure, unsecured and/or encrypted system. Thus, it should be appreciated that the components of the system can be combined into one or more devices, such as a modem, or collocated on a particular node of a distributed network, such as a telecommunications network. As will be appreciated from the following description, and for reasons of computational efficiency, the components of the system can be arranged at any location within a distributed network without affecting the operation of the system. For example, the various components can be located in a Central Office modem (CO, ATU-C, VTU-O), a Customer Premises modem (CPE, ATU-R, VTU-R), a DSL management device, or some combination thereof. Similarly, one or more functional portions of the system could be distributed between a modem and an associated computing device.


Furthermore, it should be appreciated that the various links, including communications channel 5, connecting the elements can be wired or wireless links, or any combination thereof, or any other known or later developed element(s) that is capable of supplying and/or communicating data to and from the connected elements. The term module as used herein can refer to any known or later developed hardware, software, firmware, or combination thereof that is capable of performing the functionality associated with that element. The terms determine, calculate and compute, and variations thereof, as used herein are used interchangeably and include any type of methodology, process, mathematical operation or technique. FCI block and latency path are used interchangeably herein as well as transmitting modem and transmitting transceiver. Receiving modem and receiving transceiver are also used interchangeably.



FIG. 1 illustrates an exemplary embodiment of a transceiver 100 that utilizes shared resources. It should be appreciated that numerous functional components of the transceiver have been omitted for clarity. However, the transceiver 100 can also include the standard components found in typical communications device(s) in which the technology of the subject invention is implemented into.


According to an exemplary embodiment of the invention, memory and processing power can be shared among a plurality of transmitter and/or receiver latency paths, in a communications transceiver that carries or supports multiple applications. For example, the transmitter and/or receiver latency paths of the transceiver can share an interleaver/deinterleaver memory and the shared memory can be allocated to the interleaver and/or deinterleaver of each latency path. This allocation can be done based on the data rate, latency, BER, impulse noise protection requirements of the application, data or information being transported over each latency path, or in general any parameter associated with the communications system.


Likewise, for example, the transmitter and/or receiver latency paths can share a Reed-Solomon coder/decoder processing module and the processing power of this module can be allocated to each encoder and/or decoder. This allocation can be done based on the data rate/latency, BER, impulse noise protection requirements of the application data or information being transported over each latency path, or in general based on any parameter associated with the communication system.


In accordance with an exemplary operational embodiment, a first transceiver and a second transceiver transmit to one another messages during, for example, initialization which contain information on the total and/or shared memory capabilities of each transceiver and optionally information about the one or more latency paths. This information can be transmitted prior to determining how to configure the latency paths to support the application requirements. Based on this information, one of the modems can select an FCI configuration parameter(s) that meets the transmission requirements of each application being transported over each latency paths. While an exemplary of the embodiment of the invention will be described in relation to the operation of the invention and characteristics thereof being established during initialization, it should be appreciated that the sharing of resources can be modified and messages transmitted between a two transceivers at any time during initialization and/or user data transmission, i.e., SHOWTIME.



FIG. 1 illustrates an exemplary embodiment of a transceiver 100. The transceiver 100 includes a transmitter portion 200 and a receiver portion 300. The transmitter portion 200 includes one or more latency paths 210, 220, . . . . Similarly, the receiver portion 300 includes one or more latency paths 310, 320, . . . . Each of the latency paths in the transmitter portion 200 includes a framer, coder, and interleaver designated as 212, 214, 216 and 222, 224 and 226, respectively. Each of the latency paths in the receiver portion includes a deframer, decoder, and deinterleaver designated as 312, 314, 316 and 322, 324, and 326, respectively. The transceiver 100 further includes a shared processing module 110, a shared memory 120, a parameter determination module 130, a path module 140, an allocation module 150, and a shared resource management module 160, all interconnected by one or more links (not shown).


In this exemplary embodiment, the transceiver 100 is illustrated with four total transmitter portion and receiver portion latency paths, i.e., 210, 220, 310, and 320. The shared memory 120 is shared amongst the two transmitter portion interleavers 216 and 226 and two receiver portion deinterleavers 316 and 326. The shared processing module 110, such as a shared coding module, is shared between the two transmitter portion coders 214 and 224 and the two receiver portion decoders 314 and 324.


While the exemplary embodiment of the invention will be described in relation to a transceiver having a number of transmitter portion latency paths and receiver portion latency paths, it should be appreciated that this invention can be applied to any transceiver having any number of latency paths. Moreover, it should be appreciated that the sharing of resources can be allocated such that one or more of the transmitter portion latency paths are sharing a shared resource, one or more of the receiver portion latency paths are sharing a shared resource, or a portion of the transmitter portion latency paths and a portion of the receiver portion latency paths are sharing shared resources. Moreover, any one or more of the latency paths, or portions thereof, could also be assigned to a fixed resource while, for example, another portion of the latency path(s) assigned to a shared resource. For example, in latency path 210, the interleaver 216 could be allocated a portion of the shared memory 120, while the coder 214 could be allocated to a dedicated processing module, vice versa, or the like.


In accordance with the exemplary embodiment, a plurality of transmitter portion or receiver portion latency paths share an interleaver/deinterleaver memory, such as shared memory 120, and a coding module, such as shared processing module 110. For example, the interleaver/deinterleaver memory can be allocated to different interleavers and/or deinterleavers. This allocation can be based on parameters associated with the communication systems such as data rate, latency, BER, impulse noise protection, and the like, of the applications being transported. Similarly, a coding module, which can be a portion of the shared processing module 110, can be shared between any one or more of the latency paths. This sharing can be based on requirements such as data rate, latency, BER, impulse noise protection, and the like, of the applications being transported.


For example, an exemplary transceiver could comprise a shared interleaver/deinterleaver memory and could be designed to allocate a first portion of the shared memory 120 to an interleaver, such as interleaver 216 in the transmitter portion of the transceiver and allocate a second portion of the shared memory 120 to a deinterleaver, such as 316, in the receiver portion of the transceiver.


Alternatively, for example, an exemplary transceiver can comprise a shared interleaver/deinterleaver memory, such as shared memory 120, and be designed to allocate a first portion of shared memory 120 to a first interleaver, e.g., 216, in the transmitter portion of the transceiver and allocate a second portion of the shared memory to a second interleaver, e.g., 226, in the transmitter portion of the transceiver.


Alternatively, for example, an exemplary transceiver can comprise a shared interleaver/deinterleaver memory and be designed to allocate a first portion of the shared memory 120 to a first deinterleaver, e.g., 316, in the receiver portion of the transceiver and allocate a second portion of the shared memory to a second deinterleaver, e.g., 326, in the receiver portion of the transceiver. Regardless of the configuration, in general any interleaver or deinterleaver, or grouping thereof, be it in a transmitter portion or receiver portion of the transceiver, can be associated with a portion of the shared memory 120.


Establishment, configuration and usage of shared resources is performed in the following exemplary manner. First, and in cooperation with the path module 140, the number of transmitter and receiver latency paths (N) is determined. The parameter determination module 130 then analyses one or more parameters such as data rate, transmitter data rate, receiver data rate, impulse noise protection, bit error rate, latency, or the like. Based on one or more of these parameters, the allocation module 150 allocates a portion of the shared memory 120 to one or more of the interleaver and/or deinterleavers, or groupings thereof. This process continues until the memory allocation has been determined and assigned to each of the N latency paths.


Having determined the memory allocation for each of the latency paths, and in conjunction with the shared resource management 160, the transceiver 100 transmits to a second transceiver one or more of the number of latency paths (N), the maximum interleaver memory for any one or more of the latency paths and/or the maximum total and/or shared memory for all of the latency paths.


Three examples of sharing interleaver/deinterleaver memory and coding processing in a transceiver are described below. The latency paths in these examples can be in the transmitter portion of the transceiver or the receiver portion of the transceiver.


EXAMPLE #1

A first transmitter portion or receiver portion latency path may carry data from a video application, which needs a very low BER but can tolerate higher latency. In this case, the video will be transported using an latency path that has a large amount of interleaving/deinterleaving and coding (also known as Forward Error Correction (FEC) coding). For example, the latency path may be configured with Reed-Solomon coding using a codeword size of 255 bytes (N=255) with 16 checkbytes (R=16) and interleaving/deinterleaving using an interleaver depth of 64 (D=64). This latency path will require N*D=255*64=16Kbytes of interleaver memory at the transmitter (or deinterleaver memory at the receiver). This latency path will be able to correct a burst of errors that is less than 512 bytes in duration.


A second transmitter portion or receiver portion latency path may carry an internet access application that requires a medium BER and a medium amount of latency. In this case, the internet access application will be transported using a latency path that has a medium amount of interleaving and coding. For example, the latency path may be configured with Reed-Solomon coding using a codeword size of 128 bytes (N=128) with 8 checkbytes (R=8) and interleaving using an interleaver depth of 16 (D=32). This latency path will require N*D=128*32=4Kbytes of interleaver memory and the same amount of deinterleaver memory. This latency path will be able to correct a burst of errors that is less than 128 bytes in duration.


A third transmitter portion or receiver portion latency path may carry a voice telephony application, which needs a very low latency but can tolerate BER. In this case, the video will be transported using an latency path that has a large amount of interleaving and coding. For example, the third transmitter portion or receiver portion latency path may be configured with no interleaving or coding which will result in the lowest possible latency through the latency path but will provide no error correction capability.


According to the principles of this invention, a system carrying the three applications described above in Example #1, would have three latency paths that share one memory space containing at least (16+4)=20 Kbytes. The three latency paths also share a common coding block that is able to simultaneously encode (in the transmitter portion) or decode (in a receiver portion) two codewords with N=255/R=16 and N=128/R=8.


According to an exemplary embodiment of this invention, the latency paths can be reconfigured at initialization or during data transmission mode (also known as SHOWTIME in ADSL and VDSL transceivers). This would occur if, for example, the applications or application requirements were to change.


EXAMPLE #2

If instead of 1 video application, 1 internet application and 1 voice application, there were 3 internet access applications then the transmitter portion and/or receiver portion latency paths would be reconfigured to utilize the shared memory and coding module in a different way. For example, the system could be reconfigured to have 3 transmitter portion or receiver portion latency paths, with each latency path being configured with Reed-Solomon coding using a codeword size of 128 bytes (N=128) with 8 checkbytes (R=8) and interleaving using an interleaver depth of 16 (D=32). Each latency path will require N*D=128*32=4Kbytes of interleaver memory and each block will be able to correct a burst of errors that is less than 128 bytes in duration. Based on the example of carrying the three internet access applications described, the three latency path share one memory space containing at least 3*4=12 Kbytes. Also the three latency paths share a common coding block that is able to simultaneously encode (on the transmitter side) or decode (on the receiver side) three codewords with N=128/R=16, N=128/R=8 and N=128/R=8.


EXAMPLE #3

The system could be configured to carry yet another set of applications. For example, the latency paths could be configured to carry 2 video applications. In this case only 2 transmitter portion or receiver portion latency paths are needed, which means that the third latency path could be simply disabled. Also, assuming that the memory is constrained based on the first example above, then the maximum shared memory for these 2 latency paths is 20 kBytes. In this case, the system could be reconfigured to have 2 latency paths, with each block being configured with Reed-Solomon coding using a codeword size of 200 bytes (N=200) with 10 checkbytes (R=10) and interleaving/deinterleaving using an interleaver depth of 50 (D=50). Each latency path will require N*D=200*50=10Kbytes of interleaver memory and each block will be able to correct a burst of errors that is less than 250 bytes in duration. This configuration results in 20K of shared memory for both latency paths, which is the same as in the first example. In order to stay within the memory constraints of the latency paths, the error correction capability for each latency path is decreased to 250 bytes from 512 bytes in Example #1.


Another aspect of this invention is the how FCI configuration information is transmitted between a first modem and a second modem. FCI configuration information will depend on the requirements of the applications being transported over the DSL connection. This information may need to be forwarded during initialization in order to initially configure the DSL connection. This information may also need to be forwarded during SHOWTIME in order to reconfigure the DSL connection based on a change in applications or the application requirements.


According to one embodiment, a first modem determines the specific FCI configuration parameters, e.g,. N, D, R as defined above, needed to meet specific application requirements, such as latency, burst error correction capability, etc. In order to determine the FCI configuration parameters, the first modem must know what are the capabilities of a second modem. For example, the first modem must know how many latency paths (FCI blocks) the second modem can support. Also the first modem must know the maximum amount of interleaver memory for each transmitter latency path. In addition, since the transmitter latency paths may share a common memory space the first modem must know the total shared memory for all transmitter latency paths. This way the first modem will be able to choose a configuration that can meet application requirements and also meet the transmitter portion latency path capabilities of the second modem.


For example, using values from examples above, a first transceiver could send a message to a second transceiver during initialization or during SHOWTIME containing the following information:

    • Number of supported transmitter and receiver latency paths=3
    • Max Interleaver Memory for latency path #1=16 Kbytes
    • Max Interleaver Memory for latency path #2=16 Kbytes
    • Max Interleaver Memory for latency path #3=16 Kbytes
    • Maximum total/shared memory for all latency paths=20 kBytes Based on this information, and the application requirements, the first transceiver would select latency path settings. For example, if the applications are 1 video, 1 internet access and 1 voice application, the first transceiver could configure 3 latency paths as follows:
  • latency path #1—Video: N=255, R=16, D=64
  • latency path #2—Video: N=128, R=8, D=32
  • latency path #3—Video: N=0, R=0, D=1 (no coding or interleaving)


This would result in a total interleaver memory of 20 kbytes.


Alternatively, if for example, there are only 2 video applications, the first transceiver could configure 2 latency paths as follows:

  • latency path #1—Video: N=200, R=10, D=50
  • latency path #2—Video: N=200, R=10, D=50
  • latency path #3—Video: N=0, R=0, D=1 (no coding or interleaving)


This would also result in a total interleaver memory of 20 kbytes.


Alternatively, the second transceiver can determine the specific FCI configuration parameters, e.g., N, D, R as defined above, needed to meet specific application requirements, such as latency, burst error correction capability, etc. As described above for the first transceiver, in order to determine the FCI configuration parameters, the second transceiver must first know what are the capabilities of the first transceiver. In this case, the first transceiver would send a message to the second transceiver containing the information described above and based on this information and the application requirements the second transceiver would select latency path settings.



FIG. 2 outlines an exemplary method of allocating shared memory in a transceiver. More specifically, control begins in step S200 and continues to step S210. In step S210, one or more of shared interleaver/deinterleaver memory and/or shared coder/decoder processing resources are allocated to one or more latency paths, in a transceiver. Control then continues to step S220 where the control sequence ends.



FIG. 3 outlines an exemplary method of exchanging shared resource allocations according to an exemplary embodiment of this invention. In particular, control begins in step S310. In step S310, a maximum amount of shared memory that can be allocated to a specific interleaver or deinterleaver of a plurality of interleavers or deinterleavers in a transceiver is determined. Next, in step S320, the determined maximum amount for one or more of the deinterleavers and/or interleavers is transmitted to another transceiver. Messages containing additional information can also be transmitted to the other transceiver and/or received from the other transceiver. Control then continues to step S330 where the control sequence ends.



FIG. 4 outlines an exemplary procedure for resource sharing according to an exemplary embodiment of this invention. In particular, control begins in step S400 and continues to step S410. In step S410, the number of latency paths are determined. Then, in step S420, the latency path information (FCI block information) is transmitted to another transceiver. Messages containing additional information can also be transmitted to the other transceiver and/or received from the other transceiver. This information can be used to, for example, assist with the determination of memory allocation in the transceiver. Moreover, the messages received from the other transceiver could specify what the memory allocation is to be based on, for example, the number of latency paths, memory allocation in the remote transceiver and required applications. Control then continues to step S430.


In step S430, and for each latency path, the steps in step 440 are performed.


In step S440, and while monitoring of allocation of resources is being performed, steps 450 and 460 are performed. More specifically, in step S450, one or more parameters associated with the communication system are determined. Then, in step S460, shared resources are allocated based on one or more of the communication parameters. Control then continues to step S470.


In step S470, the allocation of shared resources is communicated to another transceiver. Next, in step S480, a determination is made as to whether there is a change in communications that would require the adjustment of the shared resource allocation. Examples of changes in communications conditions include a change in applications being transported over the system and/or changes in the channel condition, etc. If adjustments are required, control jumps back to step S410. Otherwise, control jumps to step S490 where the control sequence ends.


The above-described system can be implemented on wired and/or wireless telecommunications devices, such a modem, a multicarrier modem, a DSL modem, an ADSL modem, an XDSL modem, a VDSL modem, a linecard, test equipment, a multicarrier transceiver, a wired and/or wireless wide/local area network system, a satellite communication system, a modem equipped with diagnostic capabilities, or the like, or on a separate programmed general purpose computer having a communications device or in conjunction with any of the following communications protocols: CDSL, ADSL2, ADSL2+, VDSL1, VDSL2, HDSL, DSL Lite, IDSL, RADSL, SDSL, UDSL or the like.


Additionally, the systems, methods and protocols of this invention can be implemented on a special purpose computer, a programmed microprocessor or microcontroller and peripheral integrated circuit element(s), an ASIC or other integrated circuit, a digital signal processor, a hard-wired electronic or logic circuit such as discrete element circuit, a programmable logic device such as PLD, PLA, FPGA, PAL, a modem, a transmitter/receiver, any comparable means, or the like. In general, any device capable of implementing a state machine that is in turn capable of implementing the methodology illustrated herein can be used to implement the various communication methods, protocols and techniques according to this invention.


Furthermore, the disclosed methods may be readily implemented in software using object or object-oriented software development environments that provide portable source code that can be used on a variety of computer or workstation platforms. Alternatively, the disclosed system may be implemented partially or fully in hardware using standard logic circuits or VLSI design. Whether software or hardware is used to implement the systems in accordance with this invention is dependent on the speed and/or efficiency requirements of the system, the particular function, and the particular software or hardware systems or microprocessor or microcomputer systems being utilized. The communication systems, methods and protocols illustrated herein can be readily implemented in hardware and/or software using any known or later developed systems or structures, devices and/or software by those of ordinary skill in the applicable art from the functional description provided herein and with a general basic knowledge of the computer and telecommunications arts.


Moreover, the disclosed methods may be readily implemented in software that can be stored on a storage medium, executed on programmed general-purpose computer with the cooperation of a controller and memory, a special purpose computer, a microprocessor, or the like. In these instances, the systems and methods of this invention can be implemented as program embedded on personal computer such as an applet, JAVA® or CGI script, as a resource residing on a server or computer workstation, as a routine embedded in a dedicated communication system or system component, or the like. The system can also be implemented by physically incorporating the system and/or method into a software and/or hardware system, such as the hardware and software systems of a communications transceiver.


It is therefore apparent that there has been provided, in accordance with the present invention, systems and methods for sharing resources. While this invention has been described in conjunction with a number of embodiments, it is evident that many alternatives, modifications and variations would be or are apparent to those of ordinary skill in the applicable arts. Accordingly, it is intended to embrace all such alternatives, modifications, equivalents and variations that are within the spirit and scope of this invention.

Claims
  • 1. A transceiver comprising: a memory comprising a plurality of bytes, X, wherein X is a number,wherein the memory can be shared between an interleaver function associated with a transmit latency path and a deinterleaver function associated with a receive latency path, wherein the sharing comprises using a first portion of the memory for the interleaver function and simultaneously using a second portion of the memory, different than the first portion, for the deinterleaver function, and the first and second portions are configurable such that one or more bytes of the memory can be used by the interleaver function at one particular time and the same one or more bytes of the memory can be used by the deinterleaver function at a second time, different than the first time, andwherein the transceiver is operable to transmit a message or receive a message, wherein the message comprises information that is used to determine a maximum number of bytes, Y, of the memory, for the interleaver function and information is used to determine a maximum number of bytes, Z, of the memory, for the deinterleaver function, wherein Y and Z are positive numbers and wherein Y+Z is less than or equal to X.
  • 2. The transceiver of claim 1, wherein the value of Y and Z vary depending on at least one impulse noise protection value.
  • 3. The transceiver of claim 1, wherein the value of Y and Z vary depending on at least one delay value.
  • 4. The transceiver of claim 1, wherein the value of Y and Z vary depending on at least one data rate value.
  • 5. The transceiver of claim 1, wherein the transceiver further comprises a transmitter portion, the transmitter portion including a framer, a coder and an interleaver, wherein the framer is linked to the coder and the coder is linked to the interleaver.
  • 6. The transceiver of claim 1, wherein the transceiver further comprises a receiver portion, the receiver portion including a deframer, a decoder and a deinterleaver, wherein the deinterleaver is linked to the decoder and the decoder is linked to the deframer.
  • 7. The transceiver of claim 1, wherein the memory is connected to at least one coder.
  • 8. The transceiver of claim 1, wherein the memory is connected to at least one decoder.
  • 9. The transceiver of claim 1, further comprising a shared processing module connected to at least one coder.
  • 10. The transceiver of claim 1, further comprising a shared processing module connected to at least one decoder.
  • 11. A method in a multicarrier transceiver comprising a memory comprising a plurality of bytes X, wherein X is a number, the method comprising: transmitting a message, using multicarrier modulation, or receiving a message, using multicarrier modulation, wherein the message comprises information that is used to determine a maximum number of bytes, Y, of the memory, for an interleaver function associated with a transmit latency path, and information that is used to determine a maximum number of bytes, Z, of the memory, for a deinterleaver function associated with a receive latency path, wherein Y and Z are poitive numbers and wherein Y+Z is less than or equal to X,wherein the memory can be shared between the interleaver function and the deinterleaver function, wherein the sharing comprises using a first portion of the memory for the interleaver function and simultaneously using a second portion of the memory, different than the first portion, for the deinterleaver function, and the first and second portions are configurable such that one or more bytes of the memory can be used by the interleaver function at one particular time and the same one or more bytes can be used by the deinterleaver function at a second time, different than the first time.
  • 12. The method of claim 11, wherein the value of Y and Z vary depending on at least one impulse noise protection value.
  • 13. The method of claim 11, wherein the value of Y and Z vary depending on at least one delay value.
  • 14. The method of claim 11, wherein the value of Y and Z vary depending on at least one data rate value.
  • 15. The method of claim 11, wherein the transceiver comprises a transmitter portion, the transmitter portion including a framer, a coder and an interleaver, wherein the framer is linked to the coder and the coder is linked to the interleaver.
  • 16. The method of claim 11, wherein the transceiver comprises a receiver portion, the receiver portion including a deframer, a decoder and a deinterleaver, wherein the deinterleaver is linked to the decoder and the decoder is linked to the deframer.
  • 17. The method of claim 11, wherein the memory is connected to at least one coder.
  • 18. The method of claim 11, wherein the memory is connected to at least one decoder.
  • 19. The method of claim 11, wherein the transceiver further comprises a shared processing module connected to at least one coder.
  • 20. The method of claim 11, wherein the transceiver further comprises a shared processing module connected to at least one decoder.
  • 21. A transceiver comprising: a transmitter operable to transmit a message, wherein the message comprises information that is used to determine a maximum number of bytes for an interleaver function associated with a transmit latency path and information that is used to determine a maximum number of bytes for a deinterleaver function associated with a receive latency path, and wherein the information that is used to determine the maximum number of bytes for the interleaver function and the information that is used to determine the maximum number of bytes for the deinterleaver function varies depending on at least one data rate value.
  • 22. The transceiver of claim 21, wherein the transceiver further comprises a transmitter portion, the transmitter portion including a framer, a coder and an interleaver, wherein the framer is linked to the coder and the coder is linked to the interleaver.
  • 23. The transceiver of claim 21, wherein the transceiver further comprises a receiver portion, the receiver portion including a deframer, a decoder and a deinterleaver, wherein the deinterleaver is linked to the decoder and the decoder is linked to the deframer.
  • 24. The transceiver of claim 21, wherein the memory is connected to at least one coder.
  • 25. The transceiver of claim 21, wherein the memory is connected to at least one decoder.
  • 26. The transceiver of claim 21, further comprising a shared processing module connected to at least one coder.
  • 27. The transceiver of claim 21, further comprising a shared processing module connected to at least one decoder.
  • 28. A transceiver comprising: a transmitter operable to transmit a message, wherein the message comprises information that is used to determine a maximum number of bytes for an interleaver function associated with a transmit latency path, and information that is used to determine a maximum number of bytes for a deinterleaver function associated with a receive latency path, and wherein the information that is used to determine the maximum number of bytes for the interleaver function and the information that is used to determine the maximum number of bytes for the deinterleaver function varies depending on at least one impulse noise protection value.
  • 29. A transceiver comprising: a transmitter operable to transmit a message, wherein the message comprises information that is used to determine a maximum number of bytes for an interleaver function associated with a transmit latency path, and information that is used to determine a maximum number of bytes for a deinterleaver function associated with a receive latency path, and wherein the information that is used to determine the maximum number of bytes for the interleaver function and the information that is used to determine the maximum number of bytes for the deinterleaver function varies depending on at least one delay value.
RELATED APPLICATION DATA

This application is a Continuation of U.S. application Ser. No. 14/081,469, filed Nov. 15, 2013, now U.S. Pat. No. 9,069,718, which is a Continuation of U.S. application Ser. No. 13/942,938, filed Jul. 16, 2013, now U.S. Pat. No. 8,607,126, which is a Continuation of U.S. application Ser. No. 13/567,261, filed Aug. 6, 2012, now U.S. Pat. No. 8,495,473, which is a Continuation of U.S. application Ser. No. 12/901,699, filed Oct. 11, 2010, now U.S. Pat. No. 8,276,048, which is a Continuation of Ser. No. 12/761,586, filed Apr. 16, 2010, now U.S. Pat. No. 7,844,882, which is a Continuation of U.S. application Ser. No. 11/246,163 filed Oct. 11, 2005, now U.S. Pat. No. 7,831,890, which claims the benefit of and priority under 35 U.S.C. §119(e) to U.S. Patent Application No. 60/618,269, filed Oct. 12, 2004, entitled “Sharing Memory and Processing Resources in DSL Systems,” each of which are incorporated herein by reference in their entirety.

US Referenced Citations (154)
Number Name Date Kind
4979174 Cheng et al. Dec 1990 A
5063533 Erhart et al. Nov 1991 A
5214501 Cavallerano et al. May 1993 A
5287384 Avery et al. Feb 1994 A
5351016 Dent Sep 1994 A
5420640 Munich et al. May 1995 A
5422913 Wilkinson Jun 1995 A
5524116 Kalmanek, Jr. et al. Jun 1996 A
5563915 Stewart Oct 1996 A
5596604 Cioffi et al. Jan 1997 A
5635864 Jones Jun 1997 A
5663910 Ko et al. Sep 1997 A
5675585 Bonnot et al. Oct 1997 A
5737337 Voith et al. Apr 1998 A
5745275 Giles et al. Apr 1998 A
5751338 Ludwig, Jr. May 1998 A
5751741 Voith et al. May 1998 A
5757416 Birch et al. May 1998 A
5764649 Tong Jun 1998 A
5764693 Taylor et al. Jun 1998 A
5793759 Rakib et al. Aug 1998 A
5835527 Lomp Nov 1998 A
5867400 El-Ghoroury et al. Feb 1999 A
5898698 Bross Apr 1999 A
5903612 Van Der Puttent et al. May 1999 A
5905874 Johnson May 1999 A
5912898 Khoury Jun 1999 A
5917340 Manohar et al. Jun 1999 A
5968200 Amrany Oct 1999 A
5983382 Pauls Nov 1999 A
5991857 Koetje et al. Nov 1999 A
5995539 Miller Nov 1999 A
6005851 Craddock et al. Dec 1999 A
6041057 Stone Mar 2000 A
6081291 Ludwig, Jr. Jun 2000 A
6098188 Kalmanek, Jr. et al. Aug 2000 A
6151690 Peeters Nov 2000 A
6226322 Mukherjee May 2001 B1
6266337 Marco Jul 2001 B1
6308278 Khouli et al. Oct 2001 B1
6337877 Cole et al. Jan 2002 B1
6381728 Kang Apr 2002 B1
6392572 Shiu et al. May 2002 B1
6421323 Nelson et al. Jul 2002 B1
6473418 Laroia et al. Oct 2002 B1
6480976 Pan et al. Nov 2002 B1
6484283 Stephen et al. Nov 2002 B2
6496481 Wu et al. Dec 2002 B1
6498806 Davis Dec 2002 B1
6542500 Gerszberg et al. Apr 2003 B1
6553534 Young, III et al. Apr 2003 B2
6578162 Yung Jun 2003 B1
6640239 Gidwani Oct 2003 B1
6657949 Jones, IV et al. Dec 2003 B1
6704848 Song Mar 2004 B2
6707822 Fadavi-Ardekani et al. Mar 2004 B1
6738370 Ostman May 2004 B2
6754188 Garahi et al. Jun 2004 B1
6754290 Halter Jun 2004 B1
6775320 Tzannes et al. Aug 2004 B1
6778589 Ishii Aug 2004 B1
6778596 Tzannes Aug 2004 B1
6826589 Berrada Nov 2004 B2
6865233 Eriksson et al. Mar 2005 B1
6885696 Wingrove Apr 2005 B2
6904537 Gorman Jun 2005 B1
6922444 Cai et al. Jul 2005 B1
6956872 Djokovic et al. Oct 2005 B1
6988234 Han Jan 2006 B2
7024592 Voas et al. Apr 2006 B1
7027782 Moon et al. Apr 2006 B2
7031259 Guttman et al. Apr 2006 B1
7042891 Oberman et al. May 2006 B2
7050552 Comisky May 2006 B2
7058085 Earnshaw et al. Jun 2006 B2
7103096 Mitlin et al. Sep 2006 B2
7164654 Hunzinger et al. Jan 2007 B2
7174493 Matsumoto et al. Feb 2007 B2
7187708 Shiu et al. Mar 2007 B1
7200138 Liu Apr 2007 B2
7200169 Suzuki et al. Apr 2007 B2
7200792 Kim et al. Apr 2007 B2
7203206 Amidan et al. Apr 2007 B2
7224702 Lee May 2007 B2
7266132 Liu et al. Sep 2007 B1
7269208 Mazzoni et al. Sep 2007 B2
7272768 Chang et al. Sep 2007 B2
7302379 Cioffi et al. Nov 2007 B2
7400688 Garrett Jul 2008 B2
7483421 Compton Jan 2009 B2
7519124 Oksman et al. Apr 2009 B2
7600172 Berens et al. Oct 2009 B2
7657818 Cioffi et al. Feb 2010 B2
7668101 Raissinia et al. Feb 2010 B1
7764595 Treigherman Jul 2010 B2
7782758 Wydrowski et al. Aug 2010 B2
7826438 Salhotra et al. Nov 2010 B1
7831890 Tzannes et al. Nov 2010 B2
7836381 Tzannes et al. Nov 2010 B1
7844882 Tzannes et al. Nov 2010 B2
7933295 Thi et al. Apr 2011 B2
8074138 Chae et al. Dec 2011 B2
8149904 Efland et al. Apr 2012 B2
8276048 Tzannes et al. Sep 2012 B2
8335956 Tzannes Dec 2012 B2
8407546 Tzannes Mar 2013 B2
8468411 Tzannes Jun 2013 B2
8495473 Tzannes et al. Jul 2013 B2
8595577 Tzannes Nov 2013 B2
8607126 Tzannes et al. Dec 2013 B1
8645784 Tzannes Feb 2014 B2
8775890 Yap et al. Jul 2014 B2
20010014962 Obuchi et al. Aug 2001 A1
20010039637 Bengough Nov 2001 A1
20020015401 Subramanian et al. Feb 2002 A1
20020087710 Aiken et al. Jul 2002 A1
20020126675 Yoshimura et al. Sep 2002 A1
20020154600 Ido et al. Oct 2002 A1
20030008821 Detmar et al. Jan 2003 A1
20030009717 Fukushima et al. Jan 2003 A1
20030014709 Miyoshi et al. Jan 2003 A1
20030067877 Sivakumar et al. Apr 2003 A1
20030076870 Moon et al. Apr 2003 A1
20030088821 Yokokawa et al. May 2003 A1
20030093750 Cameron May 2003 A1
20030131209 Lee Jul 2003 A1
20030179770 Reznic et al. Sep 2003 A1
20040109455 Jouppi et al. Jun 2004 A1
20040114536 O'Rourke Jun 2004 A1
20040120435 Yang et al. Jun 2004 A1
20040148552 Matsumoto et al. Jul 2004 A1
20040179494 Attar et al. Sep 2004 A1
20040196786 Laha et al. Oct 2004 A1
20040203455 Bao et al. Oct 2004 A1
20050034046 Berkmann et al. Feb 2005 A1
20050036497 Kawakami Feb 2005 A1
20050068916 Jacobsen et al. Mar 2005 A1
20050079889 Vaglica et al. Apr 2005 A1
20050180323 Beightol et al. Aug 2005 A1
20050204251 Moon et al. Sep 2005 A1
20050254441 Levi et al. Nov 2005 A1
20050254508 Aksu et al. Nov 2005 A1
20060089833 Su et al. Apr 2006 A1
20060092871 Nishibayashi et al. May 2006 A1
20060236045 Keyes, Jr. Oct 2006 A1
20070198898 Ysebaert et al. Aug 2007 A1
20070206621 Plamondon et al. Sep 2007 A1
20070263528 Mukherjee Nov 2007 A1
20080212582 Zwart et al. Sep 2008 A1
20090319854 Qian et al. Dec 2009 A1
20100061376 Shimizu Mar 2010 A1
20140068366 Tzannes Mar 2014 A1
20140075128 Tzannes et al. Mar 2014 A1
20140133491 Tzannes May 2014 A1
Foreign Referenced Citations (44)
Number Date Country
1006689 Jun 2000 EP
1041756 Oct 2000 EP
1225735 Jul 2002 EP
1246409 Oct 2002 EP
1271833 Jan 2003 EP
1361690 Nov 2003 EP
1385292 Jan 2004 EP
1507353 Feb 2005 EP
1367809 Jan 2006 EP
2389493 Dec 2003 GB
06-164648 Jun 1994 JP
07-254862 Oct 1995 JP
H09-247048 Sep 1997 JP
H11-150764 Jun 1999 JP
H11-355254 Dec 1999 JP
2000-341247 Dec 2000 JP
2001-119437 Apr 2001 JP
2002-084338 Mar 2002 JP
2002-118527 Apr 2002 JP
2003-008553 Jan 2003 JP
2003-509966 Mar 2003 JP
2003-224615 Aug 2003 JP
2004-007269 Jan 2004 JP
2004-007823 Jan 2004 JP
2004-030506 Jan 2004 JP
2004-056221 Feb 2004 JP
2004-135013 Apr 2004 JP
2005-064594 Mar 2005 JP
2005-191735 Jul 2005 JP
2005-522963 Jul 2005 JP
2005-526422 Sep 2005 JP
10-2000-0047827 Jul 2000 KR
10-0295086 Apr 2001 KR
10-2004-0009928 Jan 2004 KR
10-2004-0014977 Feb 2004 KR
WO 9847238 Oct 1998 WO
WO 0041395 Jul 2000 WO
WO 0052834 Sep 2000 WO
WO 0111833 Feb 2001 WO
WO 0120865 Mar 2001 WO
WO 03003747 Jan 2003 WO
WO 03028296 Apr 2003 WO
WO 03063060 Jul 2003 WO
WO 03090011 Oct 2003 WO
Non-Patent Literature Citations (137)
Entry
Shoji, T. et al: “Wireless Access Method to Ensure Each Users QOS in Unpredictable and Various QOS Requirements Wireless Personal Communications,” Springer, Dordrecht, NL, vol. 22, No, 2, Aug. 2002, pp. 139-151.
“ITU-T Recommendation G.992.5-Series G: Transmission Systems and Media, Digital Systems and Networks”, International Telecommunication Union, ADSL2, May 2003, 92 pages.
“ITU-T Recommendation G.992.3,” International Telecommunication Union, ADSL2, Jan. 2005, 436 pages.
“VDSL2 ITU-T Recommendation G.993.2,” International Telecommunication Union, Feb. 2006, 252 pages.
“Sunset xDSL: Prequalification of ADSL Circuits with ATU-C Emulation,” Sunrise Telecom Inc., Application Series, 2001, San Jose, USA, p. 3, available at http://www.sunrisetelecom.com/technotes/APP-xDSL-8B.pdf.
International Search Report for International (PCT) Patent Application No. PCT/US2005/036015, mailed Feb. 8, 2006.
Written Opinion for International (PCT) Patent Application No. PCT/US2005/036015, mailed Feb. 8, 2006.
International Preliminary Report on Patentability for International (PCT) Patent Application No. PCT/US2005/036015, mailed Apr. 26, 2007.
Examiner's First Report for Australian Patent Application No. 2005296086, mailed Jun. 24, 2009.
Examiner's First Report for Australian Patent Application No. 2011201250 mailed May 13, 2013.
Examiner's Report for Canadian Patent Application No. 2,580,280, mailed Sep. 14, 2012.
Notice of Allowance for Canadian Patent Application No. 2,580,280, mailed Aug. 5, 2013.
Examiner's Report for Canadian Patent Application No. 2,869,452, mailed Dec. 15, 2014.
Notification of the First Office Action (including translation) for Chinese Patent Application No. 200580032703, mailed Sep. 25, 2009.
Official Action (including translation) for Chinese Patent Application No. 200580032703, dispatched May 18, 2011.
Official Action (including translation) for Chinese Patent Application No. 200580032703.1, dispatched Mar. 28, 2012.
Decision of Refusal (including translation) for Chinese Patent Application No. 200580032703.1, dispatched Sep. 5, 2012.
Notification of Reexamination (including translation) for Chinese Patent Application No. 200580032703.1, dispatched Oct. 29, 2014.
Reexamination Decision (including translation) for Chinese Patent Application No. 200580032703.1, dispatched Apr. 14, 2015.
Official Action for European Application No. 05807443.6, mailed Mar. 6, 2013.
First Examination Report for Indian Patent Application No. 1208/KOLNP/2007, mailed Mar. 18, 2013.
Official Action (translation only) for Korean Patent Application No. 10-2007-7008270, mailed Jun. 30, 2011.
Notice of Allowance (including translation) for Korean Patent Application No. 10-2007-7008270, mailed Mar. 29, 2012.
Official Action (translation only) for Korean Patent Application No. 10-2010-7022463, mailed Jun. 30, 2011.
Notice of Allowance (including translation) for Korean Patent Application No. 10-2010-7022463, mailed Mar. 29, 2012.
Official Action (including translation) for Japanese Patent Application No. 2007-535818, dispatched Jul. 11, 2011.
Notice of Allowance (Including Translation) for Japanese Patent Application No. 2007-535818, dispatched Dec. 12, 2011.
Official Action (including translation) for Japanese Patent Application No. 2008-264540, dispatched Jul. 11, 2011.
Official Action (including translation) for Japanese Patent Application No. 2008-264540, dispatched Dec. 12, 2011.
Notice of Allowance for Japanese Patent Application No. 2008-264540, mailed Mar. 26, 2012.
Invitation to Pay Additional Fees (including partial international search report) for International (PCT) Patent Application No. PCT/US2007/066522, mailed Feb. 6, 2008.
International Search Report for International (PCT) Patent Application No. PCT/US2007/066522, mailed Apr. 14, 2008.
Written Opinion for International (PCT) Patent Application No. PCT/US2007/066522, mailed Apr. 14, 2008.
International Preliminary Report on Patentability for International (PCT) Patent Application No. PCT/US2007/066522, mailed Oct. 23, 2008.
Examiner's First Report on Australian Patent Application No. 2007257055, mailed Mar. 30, 2010.
Examiner's Report for Canadian Patent Application No. 2,647,589, mailed Dec. 16, 2013.
Examiner's Report for Canadian Patent Application No. 2,647,589, mailed Feb. 26, 2015.
Official Action (including translation) for Chinese Patent Application No. 200780012891.0, dispatched Mar. 16, 2011.
Notification of the Second Office Action (including translation) for Chinese Patent Application No. 200780012891.0, dispatched Mar. 7, 2012.
Notification of the Second Office Action (including translation) for Chinese Patent Application No. 200780012891.0, dispatched Dec. 12, 2012.
Official Action for Columbian Patent Application No. 08-109-377, dated Nov. 5, 2010.
Examination Report for European Patent Application No. 07811844.5, mailed Apr. 1, 2009.
Official Action for European Patent Application No. 07811844.5, dated Jul. 9, 2010.
Official Action for European Patent Application No. 07811844,5, dated Dec. 21, 2010.
Official Action for European Patent Application No. 07811844.5, dated Dec. 18, 2012.
European Search Report and Opinion for European Patent Application No. 10000017.3, dated Mar. 17, 2010.
Official Action for European Patent Application No. 10000017.3, dated Nov. 20, 2013.
European Search Report and Opinion for European Patent Application No. 10000016.5, dated Mar. 3, 2010.
Official Action for European Patent Application No. 10000016.5, dated Nov. 3, 2010.
Official Action for European Patent Application No. 100000165, dated Dec, 22, 2011.
Communication Under Rule 71(3) EPC—Intention to Grant for European Patent Application No. 10000016.5, dated Dec. 18, 2012.
Decision to Grant a European Patent Pursuant to Article 97(1) EPC for European Patent Application No. 10000016.5, dated May 31, 2013.
Official Action for Japanese Patent Application No. 2009-505623, dispatched Apr, 4, 2011.
Official Action (including translation) for Japanese Patent Application No. 2009-505623, dispatched Oct. 31, 2011.
Official Action for Japanese Patent Application No. 2010-017356, dispatched Apr. 18, 2011.
Official Action (including translation) for Japanese Patent Application No. 2010-017356, dispatched Aug. 29, 2011.
Decision of Final Rejection (Including Translation) for Japanese Patent Application No. 2010-017356, dispatched Apr. 23, 2012.
Official Action for Japanese Patent Application No. 2012-042978, dispatched Jun. 3, 2013.
Notice of Allowance for Japanese Patent Application No. 2012-042978, dispatched Feb. 17, 2014.
Official Action for Japanese Patent Application No. 2013-246257 dispatched Jan. 26, 2015.
Official Action for Korean Patent Application No. 10-2008-7024792, mailed Aug. 29, 2013.
Official Action (including translation) for Korean Patent Application No. 10-2008-7024792 dated Feb. 23, 2015.
Official Action (including translation) for Korean Patent Application No. 10-2014-7005299 mailed Apr. 4, 2014.
Official Action (including translation) for Korean Patent Application No. 10-2014-7005299 mailed Feb. 23, 2015.
Official Action (including translation) for Mexican Patent Application No. MX/a/2008/012505, dated Apr. 22, 2010.
Official Action (including translation) for Mexican Patent Application No. MX/a/2008/012505, dated Aug. 9, 2011.
Official Notification of Intent to Grant (including translation) for Mexican Patent Application No. MX/a/2008/012505, mailed Apr. 3, 2012.
Official Action (including translation) for Mexican Patent Application No. MX/a/2011/005751, dated Jun. 6, 2013.
Official Action for U.S. Appl. No. 11/246,163, mailed Feb. 24, 2009.
Official Action for U.S. Appl. No. 11/246,163, mailed Dec. 9, 2009.
Notice of Allowability for U.S. Appl. No. 11/246,163, mailed Sep. 7, 2010.
Notice of Allowability for U.S. Appl. No. 12/761,586, mailed Oct. 6, 2010.
Notice of Allowability for U.S. Appl. No. 12/853,020, mailed Oct. 6, 2010.
Official Action for U.S. Appl. No. 12/901,699, mailed Jan. 6, 2012.
Notice of Allowance for U.S. Appl. No. 12/901,699, mailed Jul. 27, 2012.
Official Action for U.S. Appl. No. 13/567,261, mailed Sep. 28, 2012.
Notice of Allowance for U.S. Appl. No. 13/567,261, mailed May 21, 2013.
Official Action for U.S. Appl. No. 13/942,938, mailed Sep. 25, 2013.
Notice of Allowance for U.S. Appl. No. 13/942,938, mailed Oct. 8, 2013.
Official Action for U.S. Appl. No. 14/081,469 mailed Dec. 17, 2014.
Notice of Allowance for U.S. Appl. No. 14/081,469, mailed Apr. 3, 2015.
Official Action for U.S. Appl. No. 12/295,828, mailed Jan. 5, 2012.
Notice of Allowance for U.S. Appl. No. 12/295,828, mailed Aug. 17, 2012.
Notice of Allowance for U.S. Appl. No. 12/783,758, mailed Dec. 26, 2012.
Official Action for U.S. Appl. No. 13/766,059, mailed Oct. 2, 2013.
Notice of Allowance for U.S. Appl. No. 13/766,059, mailed Nov. 25, 2013.
Official Action for U.S. Appl. No. 14/159,125, mailed Feb. 6, 2015.
Official Action for U.S. Appl. No. 12/760,728, mailed Apr. 27, 2012.
Official Action for U.S. Appl. No. 12/760,728, mailed Jan. 2, 2013.
Official Action for U.S. Appl. No. 12/760,728, mailed Jun. 20, 2013.
Official Action for U.S. Appl. No. 12/760,728, mailed Oct. 2, 2013.
Notice of Allowance for U.S. Appl. No. 12/760,728, mailed Oct. 21, 2013.
Official Action for U.S. Appl. No. 12/783,765, mailed May 17, 2012.
Official Action for U.S. Appl. No. 12/783,765, mailed Dec. 17, 2012.
Notice of Allowance for U.S. Appl. No. 21/783,765, mailed May 9, 2013.
Official Action for U.S. Appl. No. 14/075,194, mailed Jan. 28, 2015.
Notice of Allowance for U.S. Appl. No. 14/075,194, mailed Apr. 8, 2015.
U.S. Appl. No. 60/078,549, filed Mar. 19, 1998, Jacobsen et al.
Aramvith, Supavadee et al. “Wireless Video Transport Using Conditional Retransmission and Low-Delay Interleaving” IEEE 2001 (4 pages).
Bauer, Rainer et al. “Iterative Source/Channel-Decoding Using Reversible Variable Length Codes” Munich University of Technology, 2000 (10 pages).
Business Wire “New FatPipe T1 Speed Product Produces Speeds up to 4.5Mbps and Redundancy for a Fraction of the Cost of a Fractional T3!” Business Wire, Oct. 16, 1998 (2 pages).
Buzzard, Greg et al., “An Implementation of the Hamlyn Sender-Managed Interface Architecture” The Second Symposium on Operating Systems Design and Implementation (OSDI '96) Proceedings (Seattle, WA), Oct. 28-31, 1996 (15 pages).
Cisco Systems, Inc. “Alternatives for High Bandwidth Connections Using Parallel T1/E1 Links” 1998 (8 pages).
Eberle, Wolfgang et al. “80-Mb/S QPSK and 72-Mb/s 64-QAM Flexible and Scalable Digital OFDM Transceiver ASICs for Wireless Local Area Networks in the 5-GHz Band” IEEE Journal of Solid-State Circuits, vol. 36, No. 11, Nov. 2001 (10 pages).
Goodman, David et al. “Maximizing the Throughput to CDMA Data Communications” Polytechnic University, Brooklyn, NY (5 pages).
ITU-T Recommendation G.992.1, “Series G: Transmission Systems and Media, Digital Systems and Networks” Jun. 1999 (256 pages).
ITU-T Recommendation G.992.3, “Asymmetric Digital Subscriber Line Transceivers 2 (ADSL2)” International Telecommunication Union, Apr. 2009, 404 pages.
ITU-T Recommendation G.992.3 Annex C, “Annex C: Specific Requirements for an ADSL System Operating in the Same Cable as ISDN as Defined in Appendix III of Recommendation ITU-T G.961” International Telecommunication Union, Apr. 2009, 296 pages.
ITU-T Recommendation G.993.1 “Very High Speed Digital Subscriber Line Transceivers” Jun. 2004 (228 pages).
ITU-T SG15/Q4 Contribution LB-031 “VDSL2—Constraining the Interleaver Complexity” Texas Instruments, Inc. Jun. 2004 (7 pages).
Johns, David A., et al. “Integrated Circuits for Data Transmission Over Twisted-Pair Channels” IEEE Journal of Solid-State Circuits, vol. 32, Nov. 3, Mar. 1997 (9 pages).
Petzold, Mark C. et al. “Multicarrier Spread Spectrum Performance in Fading Channels with Serial Concatenated Convolutional Coding” IEEE 1998 (4 pages).
Sklower, K. et al. “The PPP Multilink Protocol (MP)” Network Working Group, Nov. 1994 (15 pages).
Wolman, Alec et al. “Latency Analysis of TCP on an ATM Network” University of Washington, Printed Sep. 19, 2014 (14 pages).
Yamada, Hitoshi et al. “QoS Control by Traffic Engineering in Content Delivery Networks” Fujitsu Science and Technology Journal, Dec. 2003 (11 pages).
Official Action or European Patent Application No. 10000017.3, dated Oct. 20, 2015.
Official Action (Including Translation) for Japanese Patent Application No. 2013-246257 dispatched Nov. 16, 2015.
Documents filed with District Court Proceedings for TQ Delta, LLC v. 2Wire, Inc.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-01835-RGA; Includes documents filed from Nov. 4, 2013-Oct. 19, 2015—Docket Nos. 1-122; (3,844 pages).
Defendant 2Wire, Inc.'s Preliminary Invalidity Contentions with Regard to Representative Asserted Claims for TQ Delta, LLC v. 2Wire, Inc.—Including Claim Charts for Family 3 with Exhibits F-1 to F-9 and G-1 to G-25; In the United States District Court for the District of Delaware; Civil Action No. 13-01835-RGA; filed Sep. 24, 2015 (539 pages).
Documents filed with District Court Proceedings for TQ Delta, LLC v. Zhone Technologies Inc.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-01836-RGA; Includes documents filed from Nov. 4, 2013-Nov. 30, 2015—Docket Nos. 1-100; (1722 pages).
Defendant Zhone Technologies, Inc.'s Invalidity Contentions with Regard to Representative Asserted Claims for TQ Delta, LLC v. Zhone Technologies, Inc.—Including Claim Charts for Family 3 with Exhibits 43-79; In the United States District Court for the District of Delaware; Civil Action No. 13-01836-RGA; filed Sep. 25, 2015 (961 pages).
Defendant Zhone Technologies, Inc.'s Invalidity Contentions with Regard to Representative Asserted Claims for TQ Delta, LLC v. Zhone Technologies, Inc.—Including Claim Charts for Family 9 with Exhibits 138-150; In the United States District Court for the District of Delaware; Civil Action No. 13-01836-RGA; filed Sep. 25, 2015 (246 pages).
Documents filed with District Court Proceedings for TQ Delta, LLC v. Zyxel Communications Inc. et al.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-02013-RGA; Includes documents filed from Dec. 9, 2013-Nov. 30, 2015—Docket Nos. 1-117; 1996 pages).
Defendant Zyxel's Initial Invalidity Contentions with Respect to Representative Asserted Claims for TQ Delta, LLC v. Zyxel Communications, Inc. and Zyxel Communications Corporation—Including Claim Charts for Family 3 with Exhibits C1-C36; In the United States District Court for the District of Delaware; Civil Action No. 13-02013-RGA; filed Sep. 25, 2015 (729 pages).
Defendant Zyxel's Initial Invalidity Contentions with Respect to Representative Asserted Claims for TQ Delta, LLC v. Zyxel Communications, Inc. and Zyxel Communications Corporation—Including Claim Charts for Family 9 with Exhibits J2-J13; In the United States District Court for the District of Delaware; Civil Action No. 13-2013-RGA; filed Sep. 25, 2015 (236 pages).
Documents filed with District Court Proceedings for TQ Delta, LLC v. Adtran Inc.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:14-cv-00954-RGA; Includes documents filed from Jul. 17, 2014-Oct. 19, 2015—Docket Nos. 1-65; (2,489 pages).
U.S. Appl. No. 14/742,334, filed Jun. 17, 2015, Tzannes.
Notice of Allowance for Canadian Patent Application No. 2,869,452, mailed Apr. 20, 2015.
Official Action for U.S. Appl. No. 14/159,125, mailed Jun. 16, 2015.
Notice of Acceptance for Australian Patent Application No. 2015200618 mailed Jul. 15, 2015.
Official Action for European Application No. 05807443.6, mailed Dec. 8, 2015.
Official Action (including translation) for Korean Patent Application No. 10-2008-7024792 dated Dec. 14, 2015.
Official Action (including translation) for Korean Patent Application No. 10-2014-7005299 mailed Dec. 14, 2015.
Official Action for U.S. Appl. No. 14/159,125, mailed Dec. 31, 2015.
Documents filed with District Court Proceedings for to Delta, LLC v. 2WIRE, Inc.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-01835-RGA; Includes documents filed from Nov. 10, 2015-Jan. 5, 2016; (102 pages).
Documents filed with District Court Proceedings for to Delta, LLC v. Zhone Technologies Inc.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-01836-RGA; Includes documents filed from Dec. 16, 2015-Jan. 6, 2016; (193 pages).
Documents filed with District Court Proceedings for TQ Delta, LLC v. Zyxel Communications Inc, et al.; U.S. District Court, for the District of Delaware (Wilmington); Civil Action No. 1:13-cv-02013-RGA; Includes documents filed from Dec. 16, 2015-Dec. 16, 2015; (48 pages).
Related Publications (1)
Number Date Country
20150268863 A1 Sep 2015 US
Provisional Applications (1)
Number Date Country
60618269 Oct 2004 US
Continuations (6)
Number Date Country
Parent 14081469 Nov 2013 US
Child 14730874 US
Parent 13942938 Jul 2013 US
Child 14081469 US
Parent 13567261 Aug 2012 US
Child 13942938 US
Parent 12901699 Oct 2010 US
Child 13567261 US
Parent 12761586 Apr 2010 US
Child 12901699 US
Parent 11246163 Oct 2005 US
Child 12761586 US