The present application claims priority of Korean Patent Application No. 10-2009-0038470, filed on Apr. 30, 2009, the disclosure of which is incorporated herein by reference in its entirety.
The present invention relates to a radio frequency identification (RFID) system, and more particularly, to a tag of a RFID system.
Generally, a RFID system is constituted with a RFID reader having a reading/decoding function, a RFID tag storing unique tag information, an operating software, and a network. The RFID reader outputs a RF signal through an antenna so as to recognize the RFID tag. The RFID tag receives the RF signal from the RFID reader and transmits a response signal containing tag information to the RFID reader in response to the received RF signal. The RFID reader analyzes the response signal and reads the tag information of the RFID tag.
The RFID tag typically includes a semiconductor transponder chip and an antenna. The RFID tag is typically classified into a passive RFID tag and an active RFID tag according to how an operating voltage is received. The passive RFID tag has no internal power source and operates with energy supplied from a radio wave signal of the RFID reader. The active RFID tag has an embedded battery and operates with an operating voltage supplied from the embedded battery.
Since the RFID tag is a wireless device, a voltage level of an internal voltage used inside of the RFID tag frequently becomes unstable. In this case, each block inside the RFID tag may not operate normally.
An embodiment of the present invention is directed to providing a RFID tag which is capable of controlling an internal operation according to a voltage level used in a RFID tag.
In accordance with an aspect of the present invention, there is provided a RFID tag. The RFID tag includes a voltage multiplication unit configured to generate an internal voltage in response to a RF signal inputted through an antenna, a power level detection unit configured to detect a voltage level of the internal voltage to generate a power level detection signal, a memory block, and a memory auxiliary circuit configured to control the memory block in response to the power level detection signal.
In accordance with another aspect of the present invention, there is provided a RFID tag. The RFID tag includes a power level detection unit configured to detect a voltage level of an internal voltage to generate a power level detection signal, a memory block, a gate unit configured to transfer a memory control signal of the memory block when the power level detection signal is activated, and a memory control unit configured to control the memory block by using the memory control signal transferred from the gate unit.
In accordance with another aspect of the present invention, there is provided a method for driving a RFID tag. The method for driving a RFID tag includes generating an internal voltage in response to a RF signal inputted through an antenna, generating a power level detection signal by detecting a voltage level of the internal voltage and controlling a memory block in response to the power level detection signal.
Other objects and advantages of the present invention can be understood by the following description, and become apparent with reference to the embodiments of the present invention. In the drawings and detailed description, since the terms, numerals, and symbols used to indicate devices or blocks may be expressed by sub-units, it should be noted that the same terms, numerals, and symbols may not indicate the same devices in a whole circuit.
Referring to
The voltage multiplication unit 110 generates an internal voltage VDD used in the RFID tag according to a frequency of a RF signal inputted from the antenna 55. The modulation unit 120 modulates a response signal RP applied from the digital block 200, and transmits the modulated response signal to the antenna 55. The demodulation unit 130 receives the internal voltage VDD from the voltage multiplication unit 110 and the RF signal from the antenna 55, detects a command signal CMD, and outputs the detected command signal CMD to the digital block 200.
The power-on reset unit 140 detects the internal voltage VDD of the voltage multiplication unit 110 and generates a power-on reset signal POR for controlling a reset operation to the digital block 200. The clock generation unit 150 receives the internal voltage VDD of the voltage multiplication unit 110 and generates a clock signal CLK1 for controlling the operation of the digital block 200.
The power level detection unit 160 detects a voltage level of the internal voltage VDD from the voltage multiplication unit 110, and outputs a power detection signal PLE corresponding to the detection result to the digital block 200.
The digital block 200 receives the internal voltage VDD, the power-on reset signal POR, the clock signal CLK1, and the command signal CMD from the analog block 100, and outputs the response signal RP to the modulation unit 120 of the analog block 100. The digital block 200 outputs an address signal ADD, input/output data I/O, and a control signal CTR to the memory block 300. The memory block 300 includes a plurality of nonvolatile ferroelectric memory cells. In particular, the digital block 200 includes a memory auxiliary circuit 210 configured to receive the power detection signal PLE from the power level detection unit 160 and control the memory block 300.
Referring to
The detection signal output unit 162 includes a plurality of inverters connected in series and configured to receive the output signal D of the voltage comparing unit 161-2 to output the power detection signal PLE. The detection signal output unit 162 also serves to amplify the output signal D of the voltage comparing unit 161-2. Resistors of the first inverter included in the detection signal output unit 162 serve to reduce current consumption during the operation of the first inverter.
When the reference voltage R is higher than the comparison voltage SN, the voltage comparing unit 161-2 outputs a high level signal, and the detection signal output unit 162 outputs the power detection signal PLE that is deactivated to a low level. On the other hand, when the reference voltage R is lower than the comparison voltage SN, the voltage comparing unit 161-2 outputs a low level signal, and the detection signal output unit 162 outputs the power detection signal SN that is activated to a high level.
Referring to
Referring to
Referring to
The NAND gate ND1 of the gate unit 211 performs an AND operation on a read control signal REC of the memory block 300 and the power detection signal PLE, and outputs a resulting signal to the memory control unit 212. When the power detection signal PLE is at a low level, the operation of the memory control unit 212 is disabled regardless of the read control signal REC.
The NAND gate ND2 of the gate unit 211 performs an AND operation on a write control signal WEC of the memory block 300 and the power detection signal PLE, and outputs a resulting signal to the memory control unit 212. When the power detection signal PLE is at a low level, the operation of the memory control unit 212 is disabled regardless of the write control signal WEC.
In a period where the power detection signal PLE is at a high level, both the read control signal REC and the write control signal WEC pass through the gate unit 211 and are transferred to the memory control unit 212, and the memory block 300 performs a read or write operation under the control of the memory control unit 212.
Therefore, the power detection signal PLE is activated when the internal voltage is higher than a certain level, and the memory control unit 212 controls the memory block 300 during that period. Since the memory block 300 does not perform the operation other than when the internal voltage VDD of the RFID tag is higher than the certain level, it is possible to reduce data loss that is caused when the voltage level of the internal voltage VDD is low.
In case where the memory block 300 is a nonvolatile memory device, the probability of data loss during the read or write operation will significantly increase if the voltage level of the power supply voltage becomes low. However, in accordance with the embodiment of the present invention, since the memory block 300 of the RFID tag does not operate other than when the internal voltage VDD is higher than a certain level, the probability of data loss is very low. In particular, in the case of the ferroelectric memory device, the use of the RFID tag in accordance with the embodiment of the present invention can prevent the data loss caused by the same cell re-storing conditions in the read operation and the write operation.
In accordance with the embodiment of the present invention, the internal operation of the memory is stopped when the voltage level used within the RFID tag is inappropriate, thereby preventing data loss in the memory. Thus, the operational reliability of the RFID tag is improved.
While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2009-0038470 | Apr 2009 | KR | national |