Bennett et al., "Sub-Nanosecond Bipolar LSI," 1st I.E.E. European Solid State Circuits Conference, London, GB, pp. 34-35, 1975. |
IBM Technical Disclosure Bulletin, 32:(12), pp. 149-151, May 1990. |
Kumar, U. and S. P. Suri, "A simple digital 2.sup.n frequency multiplier," Int. J. Electronics 48:(1), pp. 43-45, 1980. |
McGahee, T., "Pulse-frequency double requires no adjustment," Electronics 48:(8), p. 149, Apr. 17, 1975. |
Ware, et al., "THPM 14.1: A 200 MHz CMOS Phase-Locked Loop With Dual Phase Detectors," IEEE International Solid-State Circuits Conference, New York, USA, pp. 192-193 and 338, 1989. |