Claims
- 1. An integrated circuit memory comprising plural ROM cells with three metal layers one atop the other, wherein:
- a first of the metal layers comprises plural bit lines, adjacent ones of said plural bit lines crossing to reduce differential capacitive coupling;
- a second of the metal layers comprises plural word lines athwart said plural bit lines; and
- a third of the metal layers comprises plural circuit power lines capacitively coupled to adjacent ones of said plural bit lines, wherein capacitance of said plural bit lines is unaffected by programming of said ROM cells.
- 2. The memory of claim 1 wherein said first metal layer further comprises a ROM power strip for N of the ROM cells.
- 3. The memory of claim 2 wherein said third metal layer further comprises an output strip adjacent said ROM power strip.
- 4. The memory of claim 1 wherein predetermined ones of the ROM cells comprise a transistor, and wherein one of said plural word lines is connected to said transistor gate.
- 5. The memory of claim 4 comprising plural of said transistor and wherein connection of said plural word lines to said transistor gates is periodic for decreasing an RC time constant across the connected ones of said plural word lines.
- 6. Plural ROM cells for an integrated circuit memory comprising:
- plural bit lines in a first metal layer, pairs of said plural bit lines crossing to reduce differential coupling;
- plural word lines in a second metal layer; and
- plural circuit power lines in a third metal layer that are capacitively coupled to corresponding ones of said plural bit lines so that capacitance of said bit lines is unaffected by programming of said ROM cells.
- 7. An integrated circuit memory having ROM cells with plural bit lines and plural word lines, wherein said plural bit lines cross in a first metal layer to reduce differential capacitive coupling and are capacitively coupled to adjacent circuit power lines in a further metal layer and the capacitance of said plural bit lines is unaffected of programming of said ROM cells.
- 8. The memory of claim 7 further comprising a second metal layer between said first and further metal layers, said second metal layer comprising the plural word lines.
- 9. The memory of claim 8 wherein pairs of the plural bit lines cross.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a division of application Ser. No. 930,930, filed Aug. 14, 1992, now Pat. No. 5,440,506.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4989062 |
Takahashi et al. |
Jan 1991 |
|
5014110 |
Satoh |
May 1991 |
|
5062077 |
Takashima et al. |
Oct 1991 |
|
5280443 |
Hidaka et al. |
Jan 1994 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
930930 |
Aug 1992 |
|