"Deadlock-Free Routing Schemes on Multistage Interconnection Networks", IBM Technical Disclosure Bulletin, 35, 232-233, (Dec., 1992). |
Adve, V.S., et al., "Performance Analysis of Mesh Interconnection Networks with Deterministic Routing", Transactions on Parallel and Distributed Systems, 225-246, (Mar. 1994). |
Bolding, K., "Non-Uniformities Introduced by Virtual Channel Deadlock Prevention", Technical Report UW CSE-92-07-07, University of Washington, Seattle, WA, (Jul. 12, 1992), |
Bolla, F.R., "A Neural Strategy for Optimal Multiplexing of Circuit and Packet-Switched Traffic", Department of Communications, Computer and Systems Science (DIST), University of Genova, 1324-1330. |
Boura, Y.M., et al., "Efficient Fully Adaptive Wormhole Routing in n-dimenstional Meshes", IEEE, 589-596, (1994). |
Bundy, A., et al., "Turning Eureka Stepsinto Calculations in Automatic Program", UK IT, (IEE Conf. Pub. 316), pp. 221-226, (1991). |
Carlile, B.R., "Algorithms and Design: The CRAP APP Shared-Memory System", Comcon Spring '93, pp. 312-320, Feb. 22, 1993, San Francisco, CA. |
Chien, A.A., et al., "Planar-Adaptive Routing: Low-Cost Adaptive Networks for Multiprocessors", Pro. 19th International. Symposium on Computer Architecture, 268-277, (May 1992). |
Dally, W., "Performance Analysis of k-ary n-cube Interconnection Networks", IEEE Transactions on Computers, vol. 39, No. 6, 775-785, (Jun. 1990). |
Dally, W., et al., "Deadlock-Free Message Routing in Multiprocessor Interconnection Networks", IEEE Transactions on Computers, C-36, 547-553, (May, 1987). |
Dally, W.J., "Virtual Channel Flow Control", Pro. 17th International Symposium on Computer Architecture, pp. 60-68, May 1990. |
Dally, W.J., et al., "Deadlock-Free Adaptive Routing in Multicomputer Networks Using Virtual Channels", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 4, 466-475, (Apr. 1993). |
Duato, J., "A New Theory of Deadlock-Free Adaptive Routing in Wormhole Networks", I.E.E.E. Transactions on Parallel and Distributed Systems, vol. 4, No. 12, at 1320-1331, Dec. 1993. |
Gallager, R., "Scale Factors for Distributed Routing Algorithm", NTC '77 Conference Record, 2, at 2-1 through 2-5. |
Glass, C.J., et al., "The Turn Model for Adaptive Routing", Pro. 19th Interanational Symposium on Computer architecture, 278-287, (May 1992). |
Gravano, L., et al., "Adaptive Deadlock- and Livelock-Free Routing with all Minimal Paths in Torus Networks", IEEE Transactions on Parellel and Distributed Systems, vol. 5, No. 12, 1233-1251, (Dec. 1994). |
Gupta, R., et al., "High speed Synchronization of Processors Using Fuzzy Barriers", International Journakl of Parallel Programming 19 (1990) Feb., No. 1, New York, US pp. 53-73. |
Ishihata, H., et al., "Architecture of Highly Parallel AP1000 Computer", Scripta Technica, Inc., Systems and Computers in Japan 24, No. 7,, pp. 69-76, (1993). |
Jesshope, C.R., et al., "High Performance Communications in Processor Networks", Proc. 16th International Symposium on Computer Architecture, at 150-157, (May 1989). |
Kirkpatrick, S., et al., "Optimization by Simulated Annealing", Science, May 13, 1993, vol. 220, No. 4598, 671-680. |
Linder, D., et al., "An Adaptive and Fault Tolerant Wormhole Routing Strategy for k-ary n-cues", IEEE Transactions on Computers, 40,, 2-12, (Jan., 1991). |
Lui, Z., et al., "Grouping Virtual Channels for Deadlock-Free Adaptive Wormhole Routing", PARLE '93 Parallel Parallel Architectures and Languages Europe, 5th International PARLE Conference, Munich, Germany.backslash.. 255-265, (Jun. 14-17, 1993). |
Nuth, P., et al., "The J-Machine Network", IEEE, 420-423, (1992). |
O'Keefe, M.T., et al., "Static Barrier MIMD: Architecture and Performance Analysis", Journal of Parallel and Distrubuted Computing No. 2,, pp. 126-132, (Mar. 25, 1995). |
Shumay, M., "Deadlock-Free Packet Networks", Transputer Research and Applications 2, NATUG-2 Proceedings of the Second Conference of the North American Transputer Users Group, 140-177, (Oct. 18-19, 1989). |
Snyder, L., "Introduction to the Configurable, Highly Parallel Computer", IEEE, 47-56, (Jan. 1982). |
Talia, D., "Message-Routing Systems for Transputer-Based Multicomputer", IEEE Micro, No. 3, pp. 62-72, (Jun. 13, 1993). |
Wang, W., et al., "Trunk Congestion Control in Heterogeneous Circuit Switched Networks", IEEE, pp. 1156-1161. |
Wu, M., et al., "Do and Forall: Temporal and Spacial Control Structures", Procedings, Third Workshop on Compilers for Parallel Computers, ACPG/TR, Jul. 1992. |
Yang, C.S., et al., "Performance Evaluation of Multicast Wormhole Routing in 2D-Torus Multicomputers", IEEE, 173-178 (1992). |
Yantchev, J., et al., "Adoptive, low latency, deadlock-free packet routing for networks of processors.backslash.", IEEE Proceedings, 136, 178-186 (May 1989). |
Galles, M., "Spider: A High-Speed Network Interconnect", IEEE Micro, 34-39, (Jan./Feb. 1997). |
Laudon, J., et al., "The SGI Orgin: A ccNUMA Highly Scalable Server", ISCA, 1-11, (1997). |