Telecommunication and data networks are increasingly being implemented using optical fiber links. Traditionally, the optical signals carried by the fibers were converted to electrical signals and any signal routing functions performed in the electrical domain.
Example systems, methods, and apparatus to route optical signals are disclosed herein. Example systems, methods, and apparatus disclosed herein provide more efficient optical switching by reducing optical losses and enabling the use of lower-cost components for optical computing applications. In some examples, the optical switches are used in data centers to connect processing units. In some multi-layer hollow metal waveguide (HMWG) optical switches disclosed herein, each layer (or array) of an optical switch includes a set of input ports on a first side of the layer and a set of output ports on a second side of the layer. The layer is configured in a grid, where the grid may be configured using microelectromechanical systems (MEMS) such as MEMS reflectors to direct optical signals received on any of the input ports to any one of the output ports. The MEMS reflectors selectively change optical pathways between the input ports and the output ports (e.g., in response to an electrical control signal). In some disclosed examples, the number of input ports is different than the number of output ports (e.g., the input ports are a multiple of the output ports, the output ports are a multiple of the input ports, etc.). Some examples described herein convey optical signals between two processing devices in both directions using multiple layers or arrays.
In some disclosed examples, an optical switch includes multiple layers of switches to create an optical connection (or link) having multiple channels from a first processing unit to a second processing unit. For example, the optical switch may have four similar or identical layers to route a four-channel connection between processing devices and to selectively change routing between processing devices.
An example apparatus to route optical signals includes a plurality of HMWG optical switch arrays. Each of the arrays includes a first number of optical input ports and a second number of optical output ports different than the first number of input ports. The input ports and the output ports for a first one of the arrays are arranged in a first plane, and the input ports and the output ports for a second one of the arrays are arranged in a second plane. The arrays are stacked such that the first and second planes are parallel. The first array conveys optical signals from a first communication device to a second communication device and the second array conveys optical signals from the second communication device to the first communication device, wherein the output ports of the first array are adjacent the input ports of the second array.
An example method includes applying a signal to a plurality of HMWG optical switch arrays. Each of the arrays in the method includes a first number of optical input ports and a second number of optical output ports (different than the first number of input ports). The input ports and the output ports for a first one of the arrays in the method is arranged in a first plane, and the input ports and the output ports for a second one of the arrays are arranged in a second plane. The first and second arrays include MEMS reflectors to selectively couple combinations of the optical input ports and the optical output ports. A first one of the arrays conveys signals from a first communication device to a second communication device and the second one of the arrays conveys optical signals from the second communication device to the first communication device. The applied signal causes corresponding ones of the MEMS reflectors in the first and second arrays to optically couple corresponding input ports of the first and second arrays to corresponding output ports of the first and second arrays.
While terms such as source and destination are used herein, these words are for ease of reference only. These terms are not intended, and are not to be construed, to impose directional requirements or purposes on systems, methods, apparatus, communications, or any other aspect of the disclosure or the claims of this disclosure, unless specifically provided otherwise. As used herein, an input port refers to a communications port through which a signal is received from an external device. As used herein, an output port refers to a communications port from which a signal is transmitted to an external device.
Some examples are described below using the terms vertical and/or horizontal. The terms vertical and/or horizontal do not necessarily refer to absolute directions, but instead are relative terms referenced to other structures in the example.
The example system of
The example sources and destinations 104-122 are coupled to the optical switch via respective optical links 124-142. In some examples, some or all of the optical links 124-142 are multiple-channel links (e.g., multiple channels of optical signals may be simultaneously transmitted between a source and a destination via the same link) and/or multiple-direction links (e.g., optical signals may be transmitted from source to destination and from destination to source). In particular, the links 124-142 may be multiple-fiber links where at least one of the fibers conveys optical signals from a destination device 108-122 to a source device 104, 106, and at least one of the fibers conveys optical signals from the source device 104, 106 to the destination device 108-122.
To provide efficient routing between the sources 104, 106 and the destinations 108-122, the example optical switch 102 of
The example optical switch 102 of
The example switch controller 144 controls MEMS reflectors in multiple layers of the example switch 102 to simultaneously optically couple and/or optically decouple corresponding input ports to corresponding output ports. To control the MEMS reflectors, the example switch controller 144 is electrically coupled to the MEMS reflectors to provide the signal. The electrical coupling may include independently coupling the switch controller 144 to each layer of the switch 102 and/or coupling the switch controller 144 to a bus coupled to all layers of the switch 102. In some examples, the switch controller 144 is electrically coupled to a first layer of the switch 102, and the layers of the switch 102 are electrically coupled to other layers such that corresponding MEMS reflectors (e.g., vertically displaced MEMS reflectors) in each layer are controlled simultaneously by a signal.
The example sources 204-210 and the example destination 212 are connected to the optical switch 202 via respective multiple-channel links 214, 216, 218, 220, 222. In the example of
A switch controller 144 (e.g., the switch controller 144 of
While example numbers of sources and destinations are shown and described above, different numbers of sources, different numbers of destinations, and/or different numbers of channels per link may be used.
In the example switch 300 of
Changes in the optical coupling of the input ports 310 and output ports 312 may be effectuated in a desired time sequence (e.g., simultaneously or substantially simultaneously) for all of the example layers 302-308 by actuating corresponding MEMS reflectors in each of the layers 302-308. The actuation may be performed by applying the same signal to each of the layers 302-308 (e.g., via a bus coupling corresponding connections to the MEMS reflectors in the layers) and/or by providing electrical connections (e.g., inter-layer connections) between corresponding MEMS reflectors in adjacent layers 302-308, thereby automatically electrically coupling adjacent layers when the layers are physically stacked. The electrical connections may be implemented using any type(s) of electrical connector and/or electrical connection method(s).
The example layers may be attached to adjacent layers such that structural support is derived from the attachments. In some examples, multiple discrete layers may be physically (e.g., clamped, clipped) and/or chemically (e.g., glued) fastened together. In some other examples, the layers are constructed and/or connected using integrated circuit packaging techniques such as die stacking. In some examples, the layers are spaced and/or dimensioned to permit a standard multi-fiber optical cable to be optically coupled to respective ports on the different layers.
In the example of
In the example of
Both sets of optical signals 418, 420 are routed between the same devices via the same switching event (e.g., simultaneously). Further, each layer 402-416 has a corresponding MEMS reflector that is switched simultaneously with MEMS reflectors in the other layers 402-416 to thereby simultaneously optically couple the corresponding ports (which in the example of
While known single-layer and/or symmetric optical switches may be configured to provide bi-directional traffic, as explained below these known optical switches are more expensive to implement due to the use of bidirectional transceivers and/or suffer from increased optical losses compared to the example switch 400 of
Optical losses occur in the switch 500 from four primary sources: distance (or propagation) loss (represented by d in
In the 16-port by 16-port switch 500, combined optical signal losses between an input port and an output port may be, for instance, as high as 5.42 dB (e.g., for the illustrated connection between i16 and o16 in
When using the example switches 102, 202, 300, 400 to provide multiple-channel connections, the number of stacked layers in the switch are equal or less than the number of channels per connection. For example, if a protocol is based upon using a group of four channels to provide one connection (N ports×4 ports, or 4 ports×N ports, where N≠4), then the switch 102, 202, 300, 400 can include up to four layers, and the switch will operate in modulo 4 mode, namely, all four lanes can be switched, and follow the same route on each layer.
Using the topology of
In another example, a system uses sixteen inputs, comprising four input links of four channels each, and sixty-four outputs, comprising sixteen output links having four channels each. In this example, a single-planar symmetrical array implementation using the solution of
The example switch controller 144 of
A flowchart representative of example machine readable instructions for implementing the switch controller 144 of
As mentioned above, the example process of
The example switch controller 144 receives first instructions indicating desired source and destination connectivities (block 602). For example, the switch controller 144 may receive instructions indicating which of a plurality of sources are to be coupled to ones of a plurality of destinations.
Based on the received instructions, the example switch controller 144 applies a signal to the layers of the optical switch to cause corresponding ones of the MEMS reflectors in the layers to optically couple corresponding input ports of the layers to corresponding output ports of the layers (block 604). For example, the switch controller 144 may apply a signal to a bus coupled to corresponding MEMS reflectors in the multiple layers to cause the MEMS reflectors to actuate, coupling corresponding input ports on the layers (e.g., input ports in similar or identical positions on different layers, such as the first input port on each layer, the fourth input port on each layer, etc.) to corresponding output ports on the layers (e.g., output ports in similar or identical positions on the different layers, such as the first output port on each layer, the fourth output port on each layer, etc.).
The example switch controller 144 allows operation of the system in the topology (block 606). The example switch controller 144 determines (e.g., periodically, aperiodically, at particular times, in response to a trigger event, or on request) whether to change the topology (block 608). The example determination of block 608 may be performed in response to, for example, a failover condition where a processing device becomes unavailable. In some other examples, the instructions 600 may be performed based on a manual selection and/or occurrence of an event (e.g., a redistribution of computing resources). Any other triggering event(s) and/or condition(s) may be used. If the switch controller 144 is not to change the topology (block 608), control returns to block 606 to continue allowing system operation in the current topology.
When the topology is to be changed (block 608), the switch controller 144 receives updated instructions indicating desired source-destination connectivities (block 610). Based on the instructions, the example switch controller 144 applies signal(s) to the multiple layers of the optical switch to optically couple combinations of input ports and output ports based on the received instructions (block 612). In the example instructions of
Blocks 606-612 may iterate during the operating of the system to update the optical switch and/or system topologies as desired. The example instructions may end when, for example, the system is shut down or in response to one or more conditions or events.
The system 700 of the instant example includes a processor 712. For example, the processor 712 can be implemented by one or more microprocessors or controllers from any desired family or manufacturer.
The processor 712 includes a local memory 713 (e.g., a cache) and is in communication with a main memory including a volatile memory 714 and a non-volatile memory 716 via a bus 718. The volatile memory 714 may be implemented by Synchronous Dynamic Random Access Memory (SDRAM), Dynamic Random Access Memory (DRAM), RAMBUS Dynamic Random Access Memory (RDRAM) and/or any other type of random access memory device. The non-volatile memory 716 may be implemented by flash memory and/or any other desired type of memory device. Access to the main memory 714, 716 is controlled by a memory controller.
The computer 700 also includes an interface circuit 720. The interface circuit 720 may be implemented by any type of interface standard, such as an Ethernet interface, a universal serial bus (USB), and/or a PCI express interface.
One or more input devices 722 are connected to the interface circuit 720. The input device(s) 722 permit a user to enter data and commands into the processor 712. The input device(s) can be implemented by, for example, a keyboard, a mouse, a touchscreen, a track-pad, a trackball, isopoint and/or a voice recognition system.
One or more output devices 724 are also connected to the interface circuit 720. The output devices 724 can be implemented, for example, by display devices (e.g., a liquid crystal display, a cathode ray tube display (CRT), a printer and/or speakers). The interface circuit 720, thus, typically includes a graphics driver card.
The interface circuit 720 also includes a communication device such as a modem or network interface card to facilitate exchange of data with external computers via a network 726 (e.g., an Ethernet connection, a digital subscriber line (DSL), a telephone line, coaxial cable, a cellular telephone system, etc.).
The computer 700 also includes one or more mass storage devices 728 for storing software and data. Examples of such mass storage devices 728 include hard drive disks, solid state storage, compact disk drives and digital versatile disk (DVD) drives.
The coded instructions 732 of
Example systems, methods, and apparatus have been disclosed to provide more efficient routing of optical signals between multiple sources and/or destinations. In particular, systems, methods, and apparatus disclosed utilize optical switch arrays having a number of inputs different from a number of outputs is different to provide reduced optical losses for applications in which the numbers of source(s) and destination(s) are not equal. Additionally, example systems, methods, and apparatus disclosed herein enable the use of less expensive optical transmitters and receivers than known switches having higher optical losses.
Although certain methods, apparatus, and articles of manufacture have been described herein, the scope of coverage of this patent is not limited thereto. To the contrary, this patent covers all methods, apparatus, and articles of manufacture falling within the scope of the claims.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2012/033120 | 4/11/2012 | WO | 00 | 7/21/2014 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2013/154553 | 10/17/2013 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5576872 | Kitajima et al. | Nov 1996 | A |
6134031 | Nishi et al. | Oct 2000 | A |
6185021 | Fatehi et al. | Feb 2001 | B1 |
6445841 | Gloeckner et al. | Sep 2002 | B1 |
6456752 | Dragone | Sep 2002 | B1 |
6801679 | Koh et al. | Oct 2004 | B2 |
7162632 | Cao et al. | Jan 2007 | B2 |
8045854 | Colbourne | Oct 2011 | B2 |
20020034354 | Hayashi et al. | Mar 2002 | A1 |
20020071627 | Smith et al. | Jun 2002 | A1 |
20020168131 | Walter et al. | Nov 2002 | A1 |
20020181067 | Romanovsky et al. | Dec 2002 | A1 |
20020181846 | Hoen | Dec 2002 | A1 |
20030016904 | Tajima et al. | Jan 2003 | A1 |
20030053740 | Wu | Mar 2003 | A1 |
20030185494 | Sugiyama et al. | Oct 2003 | A1 |
20040027644 | Fazi, Jr. | Feb 2004 | A1 |
20040042732 | Bruns | Mar 2004 | A1 |
20040086218 | Liu et al. | May 2004 | A1 |
20050069314 | De Patre et al. | Mar 2005 | A1 |
20050220413 | Stevens et al. | Oct 2005 | A1 |
20090052837 | Safrani et al. | Feb 2009 | A1 |
20110274391 | Tan et al. | Nov 2011 | A1 |
Number | Date | Country |
---|---|---|
WO-2011078844 | Jun 2011 | WO |
Entry |
---|
PCT International Search Report & Written Opinion, Dec. 6, 2012, PCT Patent Application No. PCT/US2012/033120, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20140369682 A1 | Dec 2014 | US |