Claims
- 1. A voltage translator circuit for driving the rows or wordlines of Flash EEPROM memories, having control logic voltages in the range 0 to 3.3 volts, as well as operating voltages needed for reading, programming or erasing operations in the range −9 to 12 volts, comprising:a decode section having an input selection logic signal coupled to a first inverter circuit (NOR) connected to a second inverter circuit (BUFF) through an input node (node 5) to couple the selection signal thereto, a wordline to be driven (node 1) connected to ground operation voltage (VXGND) through a first N-MOS type switch transistor (pull-down 2) the gate of which (node 0) is driven by the selection logic signal applied through said first and second inverter circuits and connected to the operation voltage (VX) through a second P-MOS type switch transistor (pull-up 3), a first P-MOS type feedback transistor (TP4), the gate of which is directly driven by said wordline, connected between the operation voltage (VX) and the gate region (node 6) of said second switch transistor (pull-up 3), and a second N-MOS type feedback transistor (TN5), the gate of which is directly driven by said wordline (node 18), inserted between a connection node (node 6) between said first feedback transistor (TP4) and the gate region of said second switch transistor (pull-up 3) and the input node (node 0) on the gate region of said first switch transistor (pull-down 2).
- 2. A voltage translator circuit according to claim 1, wherein the connection node (NOD06) between said first feedback transistor (TP4) and the gate region of said second switch transistor (pull-up 3) is connected to ground power supply voltage (GND) through a decoupling transistor (TN1) of N-MOS type, the gate of which is driven by the selection signal once inverted and coming from the connection node (node 5) between said first inverter circuit and said second inverter circuit (BUFF).
- 3. A voltage translator circuit according to claim 2, wherein said switch transistors (pull-up 3, pulldown 2), said feedback transistors (TP4, TN5) and said decoupling transistor (TN1) are high voltage (H) transistors.
- 4. A voltage translator circuit for driving the rows or wordlines of Flash EEPROM memories, comprising:a wordline connected to a ground operation voltage through a first N-MOS type switch transistor and connected to the operation voltage through a second P-MOS type switch transistor, a first feedback transistor, the gate of which is driven by said wordline, connected between the operation voltage and the gate region of said second switch transistor, a second feedback transistor, the gate of which is driven by said wordline, connected between a connection node between said first feedback transistor (TP4) and the gate region of said second switch transistor and the input node on the gate region of said first switch transistor.
- 5. A voltage translator circuit according to claim 4, wherein the connection node between said first feedback transistor and the gate region of said second switch transistor is connected to a ground power supply voltage through a decoupling transistor of N-MOS type, the gate of which is driven by a selection signal once inverted and coming from the connection node between a NOR gate circuit and an inverter circuit.
- 6. A voltage translator circuit according to claim 5, wherein said switch transistors, said feedback transistors and said decoupling transistor are high voltage transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
RM 96A 000 626 |
Sep 1996 |
IT |
|
Parent Case Info
This Appln claims benefit of Provisional Appln No. 60/102,270 Sep. 29, 1998.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4956816 |
Atsumi et al. |
Sep 1990 |
|
4999813 |
Ohtsuka et al. |
Mar 1991 |
|
5455789 |
Nakamura et al. |
Oct 1995 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0356650 A2 |
Mar 1990 |
EP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/102270 |
Sep 1998 |
US |