Claims
- 1. A sample-and-hold circuit comprising:
- an input terminal for receiving of an input to be sampled,
- a first buffer having an input coupled to the input terminal, and having an output,
- a first switching element having a control electrode coupled to a clock signal terminal for receiving a clock signal, having a first main electrode coupled to the output of the first buffer, and having a second main electrode,
- a first capacitive impedance having a first terminal coupled to the second main electrode of the first switching element, and having a second terminal coupled to a point of fixed potential,
- an output amplifier having a non-inverting input coupled to the first terminal of the first capacitive impedance, having an inverting input, and having an output coupled to an output terminal for supplying a sampled output signal,
- a second switching element having a control electrode coupled to the clock signal terminal, having a first main electrode coupled to the output of the output amplifier, and having a second main electrode coupled to the inverting input of the output amplifier,
- a second capacitive impedance having a first terminal coupled to the second main electrode of the second switching element and having a second terminal coupled to the output of the output amplifier,
- a second buffer having an input coupled to the point of fixed potential and having an output coupled to the second terminal of the first capacitive impedance,
- a third buffer having an input coupled to the output of the output amplifier, and having an output coupled to the first main electrode of the second switching element, and
- a fourth buffer having an input coupled to the output of the output amplifier, and having an output coupled to the second terminal of the second capacitive impedance.
- 2. A sample-and-hold circuit as claimed in claim 1, wherein the first and the third buffers are substantially identical, the first and the second switching element are substantially identical, the first and the second capacitive impedance are substantially identical, and the second and the fourth buffers are substantially identical.
- 3. A sample-and-hold circuit as claimed in claim 2, wherein the first through the fourth buffers are substantially identical to one another.
Priority Claims (1)
Number |
Date |
Country |
Kind |
92203190 |
Oct 1992 |
EPX |
|
Parent Case Info
This is a continuation application Ser. No. 08/138,944, filed Oct. 18, 1993, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
55-8656 |
Jan 1980 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
138944 |
Oct 1993 |
|