Blalock, Travis and Tom Hornak, "A CMOS Analog Delay Line with 100 MHz Clock Rate", Hewlett Packard Laboratories, California. |
Cioffi, John M., William L. Abbott, Hemant K. Thapar, C. Michael Melas, and Kevin D. Fisher, "Adaptive Equalization in Magnetic-Disk Storage Channels", IEEE Communications Magazine, Feb. 1990, p. 14-29. |
Coker, J.D., R. L. Galbraith, G. J. Kerwin, J. W. Rae, and Pp.A. Ziperovich, "Implementation of PRML in a Rigid Disk Drive", IEEE Transactions on Magnetics, vol. 27, No. 6, Nov. 1991, pp. 4538-4543. |
Electronic Design, "Technology Newsletter", Apr. 1, 1993, p. 25. |
Haystead, John, "A Merger Born of Acoustic Charge Transport", EDN Products & Careers Edition, Nov. 5, 1992, p. 7. |
Khoury, John M., "A 15MHz CMOS Continuous Time Bessel Filter for Disk Drives", Hard-Disk and Data-Communication IC's, pp. 134-135. |
Kovacs, Janos and Scott Munroe, "A CMOS/CCD Chip Architecture for Sampled Data Disck Drive Read Channel Applications" IDEMA Diskcon '93 International Technical Conference, Sep. 29-30, 1993, California, cover page, table of contents, pp. 3-12. |
Nass, Richard, "Disk-Drive Read-Channel IC Maximizes PRML Advantages with `Bottom-Up` Design", Electronic Design, Mar. 21, 1994, pp. 42, 44-46. |
Philpott, Rick A., Robert A. Kertis, Ray A. Richetta, Timothy J. Schmerbeck and Donald J. Schulte, "A 7 Mbyte/s (65 MHz), Mixed-Signal, Magnetic Recording Channel DSP Using Partial Response Signaling with Maximum Likelihood Detection", IEEE Journal of Solid-State Circuits, vol. 29, No. 3, Mar. 1994, pp. 177-184. |
Schmerbeck, Timothy J., "A 27 MHz Mixed Analog/Digital Magnetic Recording Channel DSP Using Partial Response Signalling with Maximum Likelihood Detection", Hard-Disk and Data-Communication IC's, pp. 136-139. |