The following prior applications are herein incorporated by reference in their entirety for all purposes:
U.S. Pat. No. 9,100,232, filed Feb. 2, 2105 as application Ser. No. 14/612,241 and issued Aug. 4, 2015, naming Amin Shokrollahi, Ali Hormati, and Roger Ulrich, entitled “Method and Apparatus for Low Power Chip-to-Chip Communications with Constrained ISI Ratio”, hereinafter identified as [Shokrollahi].
U.S. patent application Ser. No. 15/582,545, filed Apr. 28, 2017, naming Ali Hormati and Richard Simpson, entitled “Clock Data Recovery Utilizing Decision Feedback Equalization”, hereinafter identified as [Hormati].
In modern digital systems, digital information has to be processed in a reliable and efficient way. In this context, digital information is to be understood as information available in discrete, i.e., discontinuous values. Bits, collection of bits, but also numbers from a finite set can be used to represent digital information.
In most chip-to-chip, or device-to-device communication systems, communication takes place over a plurality of wires to increase the aggregate bandwidth. A single or pair of these wires may be referred to as a channel or link and multiple channels create a communication bus between the electronic components. At the physical circuitry level, in chip-to-chip communication systems, buses are typically made of electrical conductors in the package between chips and motherboards, on printed circuit boards (“PCBs”) boards or in cables and connectors between PCBs. In high frequency applications, microstrip or stripline PCB traces may be used.
Common methods for transmitting signals over bus wires include single-ended and differential signaling methods. In applications requiring high speed communications, those methods can be further optimized in terms of power consumption and pin-efficiency, especially in high-speed communications. More recently, vector signaling methods such as described in [Shokrollahi] have been proposed to further optimize the trade-offs between power consumption, pin efficiency and noise robustness of chip-to-chip communication systems. In those vector signaling systems, digital information at the transmitter is transformed into a different representation space in the form of a vector codeword that is chosen in order to optimize the power consumption, pin-efficiency and speed trade-offs based on the transmission channel properties and communication system design constraints. Herein, this process is referred to as “encoding”. The encoded codeword is communicated as a group of signals from the transmitter to one or more receivers. At a receiver, the received signals corresponding to the codeword are transformed back into the original digital information representation space. Herein, this process is referred to as “decoding”.
Regardless of the encoding method used, the received signals presented to the receiving device are sampled (or their signal value otherwise recorded) at intervals best representing the original transmitted values, regardless of transmission channel delays, interference, and noise. This Clock and Data Recovery (CDR) not only must determine the appropriate sample timing, but must continue to do so continuously, providing dynamic compensation for varying signal propagation conditions. It is common for communications receivers to extract a receive clock signal from the received data stream. Some communications protocols facilitate such Clock Data Recovery or CDR operation by constraining the communications signaling so as to distinguish between clock-related and data-related signal components. Similarly, some communications receivers process the received signals beyond the minimum necessary to detect data, so as to provide the additional information to facilitate clock recovery. As one example, a so-called double-baud-rate receive sampler may measure received signal levels at twice the expected data reception rate, to allow independent detection of the received signal level corresponding to the data component, and the chronologically offset received signal transition related to the signal clock component.
However, the introduction of extraneous communications protocol transitions is known to limit achievable data communication rate. Similarly, receive sampling at higher than transmitted data rate is known to substantially increase receiver power utilization.
Real-world communications channels are imperfect, degrading transmitted signals in both amplitude (e.g. attenuation) and timing (e.g. delay and pulse smearing) which may be addressed via transmitter pre-compensation and/or receive equalization. Continuous time linear equalization (CTLE) is one known approach to frequency domain equalization, in one example providing compensation for increased channel attenuation at high frequencies. Time-domain-oriented equalization methods are also used to compensate for the effects of inter-symbol-interference or ISI on the received signal. Such ISI is caused by the residual electrical effects of a previously transmitted signal persisting in the communications transmission medium, so as to affect the amplitude or timing of the current symbol interval. As one example, a transmission line medium having one or more impedance anomalies may introduce signal reflections. Thus, a transmitted signal will propagate over the medium and be partially reflected by one or more such anomalies, with such reflections appearing at the receiver at a later time in superposition with signals propagating directly.
One method of data-dependent receive equalization is Decision Feedback Equalization or DFE. Here, the time-domain oriented equalization is performed by maintaining a history of previously-received data values at the receiver, which are processed by a transmission line model to predict the expected influence that each of the historical data values would have on the present receive signal. Such a transmission line model may be pre-calculated, derived by measurement, or generated heuristically, and may encompass the effects of one or more than one previous data interval. The predicted influence of these one or more previous data intervals is collectively called the DFE compensation. At low to moderate data rates, the DFE compensation may be calculated in time to be applied before the next data sample is detected, as example by being explicitly subtracted from the received data signal prior to receive sampling, or implicitly subtracted by modifying the reference level to which the received data signal is compared in the receive data sampler or comparator. However, at higher data rates the detection of previous data bits and computation of the DFE compensation may not be complete in time for the next data sample, requiring use of so-called “unrolled” DFE computations performed on speculative or potential data values rather than known previous data values. As one example, an unrolled DFE stage may predict two different compensation values depending on whether the determining data bit will resolve to a one or a zero, with the receive detector performing sampling or slicing operations based on each of those predictions, the multiple results being maintained until the DFE decision is resolved.
Methods and systems are described for sampling a data signal using a data sampler operating in a data signal processing path having a decision threshold associated with a decision feedback equalization (DFE) correction factor, measuring an eye opening of the data signal by adjusting a decision threshold of a spare sampler operating outside of the data signal processing path to determine a center-of-eye value for the decision threshold of the spare sampler, initializing the decision threshold of the spare sampler based on the center-of-eye value and the DFE correction factor, generating respective sets of phase-error signals for the spare sampler and the data sampler responsive to a detection of a predetermined data pattern, and updating the decision threshold of the data sampler based on an accumulation of differences in phase-error signals of the respective sets of phase-error signals.
A digital receiver system samples received signals in both amplitude and time, obtaining sufficient information to permit accurate detection and decoding of the transmitted data regardless of signal degradations induced by the communications medium. Addressing the particular characteristics of the communications medium may require signal amplification, frequency- and time-domain filtering, as well as accurate adjustment of both the time and amplitude at which sampling occurs. Methods and apparatus are described that enable operational configuration and adjustment of such receive parameters to enable accurate signal reception.
In recent years, the signaling rate of high-speed communications systems have reached speeds of tens of gigabits per second, with individual data unit intervals measured in picoseconds. One example of such a system is given by [Shokrollahi], which describes use of vector signaling codes over extremely high bandwidth multiwire data communications links, such as between two integrated circuit devices in a system. Depending on the particular coding scheme used, the number of channels comprising such a communications link may range from two to eight or more, and may also communicate one or more clock signals, either within data channels or on separate communications channels.
In one embodiment utilizing a vector signaling code, multiple bits of data are encoded at the transmitter into a vector signaling “codeword”, i.e. a set of symbols to be transmitted essentially simultaneously over the multiple wires or channels of the communication medium. As each such wire or channel may take on more than two possible values, each symbol of the codeword is drawn from an alphabet of allowable signal values; in examples of [Shokrollahi], alphabets of four and ten values are used in encodings of five data bits into six symbol codewords. In the receiver, the multilevel wire signals are detected to determine the received codeword, which is then decoded (e.g. by a mapping table lookup) into received data.
In an alternative embodiment, it is noted that each vector signaling codeword is a superposition of “subchannel” components, each such subchannel being an orthogonal mode or pattern of modulation of the wires or channels. Thus, in the example of [Shokrollahi], five subchannels may be summed to produce the transmitted signals, each subchannel modulated by one of the five transmitted data bits. Similarly, a vector signaling code receiver may directly detect the combination of received wire signals corresponding to a particular subchannel, as one example by using a multi-input comparator (MIC) performing a weighted summation of two or more wire signals correlated with the orthogonal mode of that subchannel, and directly producing one bit of received data. In the example of [Shokrollahi], full decoding of five data bits is shown using a set of MICs combining from two to six wire signals. As codeword and subchannel processing models are fully equivalent, interoperation is assured regardless of the particular encoding and decoding model used, e.g. allowing combination of a codeword transmitter with a MIC-based subchannel receiver based on the same orthogonal vector signaling code.
As previously mentioned, wire signals in an orthogonal vector signaling code system may take on multiple distinct values, while detected subchannel results (as one example, the results of weighted summation as at the output of a MIC) are typically binary, thus receive processing functions such as ISI reduction and skew correction may be performed more efficiently on the simpler subchannel signals rather than on the more complex wire signals.
Conventional practice for a high-speed integrated circuit receiver terminates each received signal channel, subchannel, or wire signal in a sampling device. This sampling device performs a measurement constrained in both time and amplitude dimensions; in one example embodiment, it may be composed of a sample-and-hold circuit that constrains the time interval being measured, followed by a threshold detector or digital comparator that determines whether the signal within that interval falls above or below (or in some embodiments, within bounds set by) a reference value. Alternatively, a digital comparator may determine the signal amplitude followed by a clocked digital flip-flop capturing the result at a selected time. In other embodiments, a combined time- and amplitude-sampling circuit is used, sampling the amplitude state of its input in response to a clock transition. In some embodiments, the time at which a sample is captured may be adjusted in some or all of the receiver samplers; in some embodiments, the threshold level to which a sample is compared may be adjusted, in some or all of the receiver samplers.
For descriptive convenience, this document will use the term sampling device, or more simply “sampler” to describe the receiver component that obtains an input measurement, as it implies both the time and amplitude measurement constraints, rather than the equivalent but less descriptive term “slicer” also used in the art. In some embodiments, the time at which a sample is captured may be adjusted in some or all of the receiver samplers; in some embodiments, the threshold level to which a sample is compared may be adjusted in some or all of the receiver samplers. As one example, the well-known receiver “eye plot” diagram is typically obtained by iterative adjustment of these parameters, with the results plotted graphically as signal amplitudes over time.
Embodiments described herein can also be applied to prior art permutation sorting methods not covered by the vector processing methods of [Shokrollahi]. More generally, embodiments may apply to any communication or storage methods, in particular those requiring coordination of multiple channels or elements of the channel to produce a coherent aggregate result.
Clock Data Recovery
Clock Data Recovery or Clock Data Alignment (CDR or CDA) circuits as in [Hormati] extract timing information, either from the data lines themselves or from dedicated clock signal inputs, and utilizing that extracted information to generate clock signals to control the time interval used by received signal sampling device. The actual clock extraction may be performed using well known circuits such as a Phase Locked Loop (PLL) or Delay Locked Loop (DLL), which in their operation may also generate higher frequency internal clocks, multiple clock phases, etc. in support of receiver operation. Implementation distinctions between CDR and CDA embodiments as described in the art are irrelevant to the present descriptions, thus the term CDA will subsequently be used herein as a generic identifier, without implying limitation.
In one common CDA embodiment, a first sample time is configured to optimally obtain the data sample, and a second sample time is configured to optimally determine whether the phase of the internal clock remains aligned with incoming signal transitions, which may be as much as ½ of a received signal unit interval (UI) offset in time from the optimum data sampling time. As sampling in such embodiments occurs twice per received unit interval, such systems are described as utilizing a double baud rate CDA. Such systems are very common in low speed communications system or where the received signal exhibits very sharp transitions, i.e. where there is significant displacement in time between observation of a signal transition and optimum sampling of data.
Receive Signal Equalization
At high data rates, even relatively short and high-quality communications channels exhibit considerable frequency-dependent signal loss, thus it is common for data receivers to incorporate receive signal equalization. Continuous-time Linear Equalization (CTLE) is commonly used to provide increased high frequency gain in the receive signal path, in compensation for the increased high frequency attenuation of the channel.
It has also become common practice for data communications receivers to incorporate Decision Feedback Equalization (DFE) to compensate for signal propagation anomalies in the communications medium. The DFE system performs non-linear time-domain equalization on the received signal by maintaining a history of previously-received data values at the receiver, and processing those historic data values with a transmission line model to predict the expected influence each of the historical data values would have on the present receive signal. Such a transmission line model may be pre-calculated, derived by measurement, or generated heuristically, and may encompass the effects of one or more than one previous data interval.
In a typical receiver design, this computed DFE compensation value will be subtracted from the current receive signal input to produce a corrected signal more accurately representing the received data value. Those familiar with the art will recognize that the DFE compensation value produced as described above cannot be calculated until the previous unit interval's data value has been detected. Thus, as data rates increase, a point will be reached at which the information to produce the DFE compensation value is not available in time to be applied to the next unit interval sampling. Indeed, at the highest data rates currently used in practice, this situation may exist for multiple previous unit intervals, as the detection time for a single data value may represent multiple unit interval durations, requiring the receiver to pipeline or parallelize the detection operation. Thus, it is common for embodiments to forgo such “closed loop” DFE methods for one or more of the most recent unit intervals, instead relying on an “open loop” or “unrolled loop” generation of one or more elements of the DFE compensation value for these most recent unit intervals.
In an effort to accelerate such DFE operation, some embodiments speculatively produce DFE compensation values corresponding to each of the possible detected data values for a given unit interval. One embodiment incorporates multiple data detection samplers, each provided with a distinct value of DFE compensation associated with the possible detected data values for one or more previous unit intervals. The result of each sampler is stored until the previous data value is known, at which time the corresponding stored result is selected for data detection.
The set of DFE compensation values speculatively created to represent the constellation of potential detected data results over the previous transmit unit interval or intervals represent a set of measurement levels spanning some portion of the receive signal amplitude range. As an example, previous transmission of consecutive “zero” signals might lead to a predicted lower threshold level for a subsequent receiver data measurement incorporating speculative DFE compensation, while previous transmission of consecutive “one” signals might lead to a predicted higher threshold level for the same data measurement. Thus, for any data measurement used to detect an actual data value, the described multiple-sampler receiver will potentially perform measurement operations using thresholds either too high or too low for the actual signal during that interval.
CDA Combined with DFE
In high speed communications systems operating over channels with significant frequency-dependent attenuation, received signals often have significantly sloped rise and fall times, even after receive signal equalization. Thus, a signal sampler timed to trigger at “center of eye” may under some circumstances still intersect with a signal transition still transitioning from one data value to the next, especially if that received signal is significantly perturbed by ISI. One such example may be seen in
In such environments, it is possible to utilize a single sample time per received unit interval to determine both data value and clock phase. These baud-rate CDA embodiments rely on the observation that certain combinations of received ISI and detection sampling threshold have sub-optimal data sampling characteristics; that is, they have a high probability of intersecting with a changing input signal having a slow rise and fall time. Thus, by controlling the receive equalization to constrain transition rates, and then restricting observation of clock timing to only those sampling thresholds and received data patterns (which correlate to particular ISI levels) that provide such intersections, a single sampling time may be utilized for both clock and data sampling.
At least one embodiment [Hormati] takes advantage of this effect to utilize measurement operations from multiple samplers or comparators performing speculative DFE operations. In this embodiment, a stored speculative result not used for determining the received data value (that is, measured at a signal offset above or below the appropriate DFE correction for that interval, but at the same time as the valid data sample) may provide information relating to clock recovery.
Operational Considerations
As may be expected, obtaining this advantageous interaction between received signal quality, equalization levels, sampling levels, and clock timing can require careful configuration of receive system parameters, as well as ongoing operational monitoring and adjustment. Moreover, as each of these parameters affects received signal quality, adjustment during receiver operation must be performed in a manner that, in both information measurement and in change to configuration or operational parameters, does not impact normal signal reception.
As a descriptive simplification, this document will hereinafter use the term “intrusive” to describe a system measurement, adjustment, or configuration change during normal operation that will or potentially may disrupt normal receiver operation or lead to detection of incorrect data values from a given signal source. Conversely, the term “non-intrusive” will describe a system measurement, adjustment, or configuration change during normal operation that may be performed without disrupting normal reception of correct data values from that signal source.
It may be costly in terms of circuit complexity and power consumption to provide accurate or real-time data about key parameters such as received signal levels. In practical embodiments, a signal sampler does not record the actual amplitude of its input, only an indication that at the time it was triggered the input value was above or below its threshold level. Thus, some embodiments may employ a spare sampler operating outside of the data signal processing path to measure the “top” or “bottom” of a signal eye by incrementally adjusting the decision threshold up or down until invalid data is produced at its output, as compared to data received by the data sampler operating in the data signal processing path. Similarly, the spare sampler may measure the “width” of the eye opening by incrementally advancing and postponing a variable-phase measurement clock from e.g., a phase interpolator, while comparing the sampled result to data decisions generated by the data sampler.
Additionally, complicating these operational concerns, significant elements in most system embodiments incorporate analog processing functions that have stability issues, in particular the sampling device itself. As component parameters such as transistor gain and threshold voltage change with temperature and variations in supply voltage, the sampling device's threshold level and the amplitude and baseline voltage of the signal it measures may drift, requiring periodic calibration and adjustment. Moreover, process variations across an integrated circuit device may result in different samplers having different characteristics, in particular different threshold voltages and thus different sampling thresholds. Thus, some solutions incorporate redundant analog processing elements, allowing one set of elements to be switched out of the data signal processing path to be calibrated or adjusted, while another set is switched into the data signal processing path to actively process receive data. Although non-intrusive, significant duplication of power-hungry circuits such as analog amplifiers, comparators, and samplers may lead to unacceptable system power consumption, and replacing samplers and redirecting DFE feedback may prove to be practically difficult. Thus solutions that avoid sampler replacement.
For purposes of description and without implying limitation, a serial data receiver as shown in
In some embodiments, an apparatus includes two comparators 120 configured to generate two comparator outputs, the two comparators configured to compare a received data signal to a first threshold as at comparator 121 and a second threshold as at comparator 122, according to a sampling clock, the first and second thresholds determined by an estimated amount of inter-symbol interference on a multi-wire bus. In some embodiments, the first and second thresholds correspond to decision feedback equalization (DFE) correction values associated with the preceding unit interval. The apparatus may further include a data decision selection circuit 130 configured to select one of the two comparator outputs as a data decision, the selection based on at least one prior data decision that may be stored in data value history 140. Multiplexer 130 may select the output of comparator 121 as the data decision if the previously received bit stored in data history 140 is a logic ‘1’, while the output of comparator 122 is selected as the data decision if the previously received bit is a logic ‘0’. The apparatus further includes a phase-error indication selection circuit 160 configured to select the other output of the two comparator outputs as a phase-error signal in response to receiving a CDR selection signal from a pattern detection circuit 155 configured to identify a predetermined data decision pattern in the data value history storage 140.
In some embodiments, one or more spare samplers 180 provide additional measurement capability. While
In some embodiments, the apparatus further includes a receiver clock system 170 configured to receive the phase-error signal and to responsively adjust a phase of the sampling clock. In some embodiments, the phase-error indication is an early/late logic decision on a transition of the received signal. In some embodiments, the data decision selection circuit 130 and phase-error indication circuit 160 select different comparator outputs. In some embodiments, the apparatus further includes a decision-feedback equalization (DFE) circuit 150 configured to generate the first and second thresholds.
In some embodiments, the apparatus further includes a sub-channel detection multi-input comparator (MIC, not shown) operating on signals received via a plurality of wires, the sub-channel detection MIC configured to generate the received data input signal. In such embodiments, the signals received via the plurality of wires correspond to symbols of a codeword of a vector signaling code, the codeword corresponding to a weighted summation of a plurality of sub-channel vectors, each sub-channel vector mutually orthogonal. In such an embodiment, the inter-symbol interference is sub-channel specific, the sub-channel specific ISI corresponding to modulation of components of a corresponding sub-channel vector associated with the received signal. In some embodiments, sub-channel specific ISI associated with each sub-channel vector is mutually orthogonal. In some embodiments, the apparatus may further include a filter configured to filter the received signal prior to generating the comparator outputs.
In some embodiments, at least the data samplers 120 of
In
The upper DFE sampler location selected by a DFE system to detect the current data value if the previous data value was “1” is shown with the black symbol + labeled “+VH1”. It may be noted that this sampler location is well positioned in the center of the upper data eye, but also is directly over the trajectory of a [0,1,1] received signal (the current data value of which will be detected by the lower sampler location, as determined by the previous data value of “0”.) Thus, the sampler having the decision threshold set to “−VH1” (indicated by the white + symbol), effectively corresponds to an edge sample that may be utilized by the CDR system to determine whether the sampler timing is early or late relative to that signal transition. Use of sampler outputs as early-late indications causes the sampling clock to have a lock point associated with the DFE correction factors ±VH1, as the CDR will adjust the phase of the sampling clock until the early-late indications selected from the data samplers responsive to the transition data patterns are approximately a 1:1 ratio.
In some embodiments, the signals shown in
Dynamic Data Sampler Decision Threshold Adjustment
As previously mentioned, reliable and error-free detection of received data signals may include accurate adjustment of a data sampler threshold at a predetermined time and amplitude position within the receive signal “eye”. Drift of that predetermined sampler vs. signal relationship over time, temperature, or supply voltage can lead to an increased receive bit error rate, and ultimately detection failure.
One known solution calibrates and adjusts a spare sampler offline (i.e. in a nonintrusive manner) and then exchanges that preconfigured unit with the active data sampler, freeing it to be calibrated and adjusted. In such a system, switching circuitry must be provided to all signals entering, controlling, and output by the samplers so that they may be directed as required to either data path or calibration functions.
To avoid use of such switching circuitry, one embodiment performs measurements using a spare sampler operating outside of a data signal processing path, and then uses information obtained through such measurements to adjust operation of the data samplers operating in the data signal processing path in a nonintrusive manner. As the spare sampler is not part of the active data signal processing path, threshold levels and clock timing may be adjusted without impacting received data, allowing identification of both the extremes of normal operation (i.e. the boundaries of the received “eye” opening). In some embodiments, such adjustments to the spare sampler are comparable to those used to obtain the statistical data required to plot an eye diagram, and thus may subsequently be referred to as an eye sampler hereinafter, without implying limitation.
As both DFE compensation and data sampling thresholds are dependent on overall eye height, the measurement procedure may include determining a vertical eye opening of the data signal using the normal data sampling clock timing and an initial center-of-eye threshold value approximating the center-of-eye value. In one particular example, the spare sampler decision threshold is increased until the spare sampler decisions differ from the data decisions reported by the data sampler by some predetermined ratio to find the top of the eye opening, and lowered until the spare sampler decisions again differ from the data decisions reported by the data sampler by the predetermined ratio to find the bottom of the eye. For example, the spare sampler decision threshold may be raised until the spare sampler reports one ‘1’ output for every eight ‘0’ outputs, resulting in a 1:8 ratio. The ratio may be selected as a degree of accuracy. The center-of-eye value thus corresponds to the midpoint between the determined top-of-eye value and bottom-of-eye value. In some embodiments having significant ISI (i.e. requiring substantial DFE compensation for proper data reception) comparisons between eye data results and data sampler results when determining top and bottom of the eye are gated to occur only for certain received data patterns, such as [1, 1, 1] and [0, 0, 0]. In some embodiments, a predetermined threshold of positive vs. negative data comparisons, i.e. a ratiometric limit, is used when determining whether results do or do not match.
Although some embodiments may perform results capture and analysis in real time, other embodiments may simply record sampler results, with results comparison, pattern matching, etc. being performed on this historic or stored information. Embodiments may use Boolean logic, a finite state machine, or software executing on an embedded processor or management system to perform these operations.
It should be noted that this method of measurement does not produce a calibrated result, e.g. an absolute numeric value for eye opening in millivolts. Instead, the result will typically be obtained in units associated with the internal threshold adjustment means, for example, the values (in arbitrary internal units) that are input to a digital-to-analog converter (DAC) generating the analog sampler threshold levels. As the DAC is not calibrated against an external reference and the sampler is known to have a (variable and unmeasured) offset, the resulting eye opening values are relative, not absolute. That said, because the described measurement results do include the sampler offset, settings derived from those results produce consistent results when applied to setting the threshold of the same eye sampler.
Once the vertical eye opening has been determined, appropriate sampling threshold levels for data detection may be determined. In a receiver system using one level of DFE speculation as shown in the example of
The vertical decision threshold level for the spare sampler, having been initialized according to the previously-determined center-of-eye value and the DFE correction factor associated with the data sampler selected for calibration, may provide decisions that differ from that of the data sampler, indicating that data reception may be improved. At least one embodiment incrementally modifies the decision threshold value currently in use by the data sampler based on the decisions obtained from the spare sampler, as decision from the spare sampler are assumed to be correct due to calibration of the vertical decision threshold according to a true center-of-eye value. In one example, the decision threshold of the data sampler is increased or decreased by a unit increment. If more significant changes are indicated, an intermediary conversion step may be performed, as the determined parameters for the spare sampler typically cannot be directly applied to the data samplers due to the previously described differences in circuit behavior, one example being the internal sampler offset.
In one embodiment, a second measurement procedure is performed which incrementally adjusts the spare sampler decision threshold away from the initialized decision threshold, until the decisions generated from the spare sampler behavior match the decisions from the data sampler. In one particular embodiment, the procedure analyzes decisions that correspond to phase-error signals as determined by a pattern detection circuit. The amount of incremental adjustment made to the decision threshold of the spare sampler from the initialized decision threshold to a decision threshold that approximates the behavior of the data sampler corresponds to an offset correction representative of the amount of incremental adjustment that may be applied in the opposite direction to the presently configured decision threshold of the data sampler to produce an improved data detection result. Application of the adjustment may be applied via numerous ways, including applying the entire differential adjustment, applying a portion of the differential adjustment, applying multiple portions of the adjustment applied incrementally over time, or applying a single incremental adjustment followed by a repetition of the entire measurement procedure.
As described above, determining differences in sampler behavior may include a more sensitive procedure than merely comparing sampled data outputs. Reviewing
An embodiment monitors edge samples obtained from a the spare sampler in comparison with edge samples obtained at the same unit sampling instant from the data sampler, where edge samples are gated or chosen using pattern matching of sequential received data values, and the edge sample results are obtained from the loop-unrolled DFE samplers not providing a data value in that unit interval, as previously described. In one embodiment, differences in edge sample values (for example, as determined by an XOR operation,) identify different sampler behavior, with the signs of the edge samples and the value of the gating data pattern indicating the direction of the differences.
As described above, logic AND gate 404 in
Gates 403, 415, 416, and 407 perform similar functions as logic gates 404, 405, 406, and 408 described above, respectively, for the −H1 data sampler to generate count enable signal c_en_−H1 and early-late signal −H1CU/CD. Table I below is a truth table showing the relationship of the detected data patterns to the decisions from the data sampler, and the early/late direction of the differences:
While the embodiment of
While the above embodiments describe updating the decision thresholds of the spare sampler and/or the data sampler responsive to the comparisons of the phase-error signals, it should be noted that at least one alternative embodiment updates the sampling instant of the spare sampler using a sampling clock provided by e.g., a phase interpolator. Such an embodiment may provide horizontal adjustments of the spare sampler based on the comparisons of the phase-error signals. As shown in
In some embodiments, the spare sampler 504 is used as described above to identify offset corrections to be applied to the +VH1 and −VH1 data samplers separately prior to updating the vertical decision thresholds of the data samplers. After offset corrections are determined for both data samplers, the vertical decision thresholds of both data samplers are updated simultaneously. In some embodiments, the vertical decision thresholds of both data samplers may be updated by a single unit step in a direction identified by the offset corrections. Alternative embodiments may increment the vertical decision thresholds of the data samplers in a direction and magnitude identified by the offset corrections.
Some embodiments may include updating the decision threshold of the spare sampler responsive to the accumulation of differences in phase-error signals of the respective sets of phase-error signals prior to the updating of the data sampler. In some such embodiments, the decision threshold of the spare sampler is updated until the accumulation of differences in phase-error signals of the respective sets of phase-error signals is within a threshold, e.g., the number of differences in phase-error signals is below a predetermined percentage threshold for a given number of phase-error signals. In some embodiments, the method 600 further includes determining an offset correction value between the updated decision threshold of the spare sampler and the initialized decision threshold of the spare sampler. The decision threshold of the data sampler may then be updated using the determined offset correction value. In some embodiments, the decision threshold of the data sampler is updated by a single step in a direction determined by the offset correction value, while alternative embodiments may update the decision threshold of the data sampler is updated in a direction and magnitude determined by the offset correction value.
In some embodiments, the method 600 includes comparing the respective sets of phase-error signals to determine the accumulation of differences between the respective sets of phase-error signals. Such comparisons may be formed e.g., using logical XOR gates.
The differences between the respective sets of phase-error signals may be accumulated in a register. In some such embodiments, an LSB is updated in the register responsive to a determination of a difference between a pair of phase-error signals, each phase-error signal of the pair of phase-error signals selected from one of the respective sets of phase-error signals. The LSB may be updated in a direction determined by one phase-error signal in the pair of phase-error signals. In some embodiments, a set of higher-order MSBs of the register control the decision threshold of the spare sampler, and thus changes in the set of MSBs as a result of an imbalance of votes in the LSB cause the decision threshold of the spare sampler to change over time. A number of register positions separating the set of MSBs from the LSB may act as a low-pass filter such that the MSBs are gradually changed according to a larger number of updates to the LSB. While some embodiments may control the decision threshold of the spare sampler using the set of MSBs, it should be noted that alternative embodiments use the set of most significant bits (MSBs) of the register to directly control the decision threshold of the data sampler.
In some embodiments, each phase-error signal in each of the respective sets of phase-error signals is determined based on (i) a sample of the data signal and (ii) the predetermined data pattern.
In some embodiments, a method includes correct eye-scope offsets destructively first by measuring the top and the bottom of the eye of the data signal using the spare sampler and centering the decision threshold of the spare sampler vertically. Subsequently the decision threshold of the spare samplers in each sub-channel may be set equal to the +H1 value currently selected for that sub-channel. For each sub-channel, the decision threshold of the spare sampler is aligned in each phase with the corresponding data sampler by balancing the early-late votes between the two samplers. Balancing the early-late votes may be performed using an accumulation circuit, e.g., a counting register. Once the early-late votes are balanced, the decision threshold of the data samplers is equal to the decision threshold of the spare sampler and therefore, the decision threshold of the data sampler is calculated by subtracting the +H1 value from the offset of the spare sampler.
Subsequently the decision threshold of the spare samplers in each sub-channel are set equal to the −H1 value currently selected for that sub-channel, and for each sub-channel, the decision threshold of the spare sampler offset in each phase is aligned with the corresponding data sampler by again balancing the early-late votes between the two samplers to determine a correction offset of the spare sampler with respect to the data sampler. Once the correction offsets for both the +H1 and −H1 data samplers are known, the decision thresholds of the data samplers are updated together. In some embodiments, the update may be one step in a direction determined by the correction offsets, while alternative embodiments may include a magnitude component in the update.
This application is a continuation of U.S. application Ser. No. 16/378,450, filed Apr. 8, 2019, naming Ali Hormati, entitled “Sampler Offset Calibration During Operation”, which is hereby incorporated by reference in its entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
3636463 | Ongkiehong | Jan 1972 | A |
3824494 | Wilcox | Jul 1974 | A |
3939468 | Mastin | Feb 1976 | A |
3992616 | Acker | Nov 1976 | A |
4276543 | Miller et al. | Jun 1981 | A |
4774498 | Traa | Sep 1988 | A |
4897657 | Brubaker | Jan 1990 | A |
5017924 | Guiberteau et al. | May 1991 | A |
5459465 | Kagey | Oct 1995 | A |
5510736 | Van | Apr 1996 | A |
5748948 | Yu et al. | May 1998 | A |
5793254 | Oconnor | Aug 1998 | A |
5945935 | Kusumoto et al. | Aug 1999 | A |
6226330 | Mansur | May 2001 | B1 |
6232908 | Nakaigawa | May 2001 | B1 |
6346907 | Dacy et al. | Feb 2002 | B1 |
6384758 | Michalski et al. | May 2002 | B1 |
6396329 | Zerbe | May 2002 | B1 |
6400302 | Amazeen et al. | Jun 2002 | B1 |
6462584 | Proebsting | Oct 2002 | B1 |
6563382 | Yang | May 2003 | B1 |
6624699 | Yin et al. | Sep 2003 | B2 |
6839587 | Ponce | Jan 2005 | B2 |
6879816 | Bult et al. | Apr 2005 | B2 |
6888483 | Mulder | May 2005 | B2 |
6972701 | Jansson | Dec 2005 | B2 |
7075996 | Simon et al. | Jul 2006 | B2 |
7167523 | Mansur | Jan 2007 | B2 |
7188199 | Leung et al. | Mar 2007 | B2 |
7199728 | Dally et al. | Apr 2007 | B2 |
7269212 | Chau et al. | Sep 2007 | B1 |
7285977 | Kim | Oct 2007 | B2 |
7339990 | Hidaka | Mar 2008 | B2 |
7372295 | Wei | May 2008 | B1 |
7372390 | Yamada | May 2008 | B2 |
7397302 | Bardsley et al. | Jul 2008 | B2 |
7528758 | Ishii | May 2009 | B2 |
7635990 | Ren et al. | Dec 2009 | B1 |
7656321 | Wang | Feb 2010 | B2 |
7683720 | Yehui et al. | Mar 2010 | B1 |
7688102 | Bae et al. | Mar 2010 | B2 |
7697915 | Behzad et al. | Apr 2010 | B2 |
7804361 | Lim et al. | Sep 2010 | B2 |
7869497 | Benvenuto et al. | Jan 2011 | B2 |
7873115 | Zerbe et al. | Jan 2011 | B2 |
7957472 | Wu et al. | Jun 2011 | B2 |
8000664 | Khorram | Aug 2011 | B2 |
8030999 | Chatterjee et al. | Oct 2011 | B2 |
8074126 | Qian et al. | Dec 2011 | B1 |
8106806 | Toyomura et al. | Jan 2012 | B2 |
8159375 | Abbasfar | Apr 2012 | B2 |
8159376 | Abbasfar | Apr 2012 | B2 |
8183930 | Kawakami et al. | May 2012 | B2 |
8472513 | Malipatil et al. | Jun 2013 | B2 |
8547272 | Nestler et al. | Oct 2013 | B2 |
8581824 | Baek et al. | Nov 2013 | B2 |
8604879 | Mourant et al. | Dec 2013 | B2 |
8643437 | Chiu et al. | Feb 2014 | B2 |
8674861 | Matsuno et al. | Mar 2014 | B2 |
8687968 | Nosaka et al. | Apr 2014 | B2 |
8791735 | Shibasaki | Jul 2014 | B1 |
8841936 | Nakamura | Sep 2014 | B2 |
8860590 | Yamagata et al. | Oct 2014 | B2 |
8929496 | Lee | Jan 2015 | B2 |
9069995 | Cronie | Jun 2015 | B1 |
9083576 | Hormati | Jul 2015 | B1 |
9100232 | Hormati et al. | Aug 2015 | B1 |
9106465 | Walter | Aug 2015 | B2 |
9148087 | Tajalli | Sep 2015 | B1 |
9178503 | Hsieh | Nov 2015 | B2 |
9281785 | Sjöland | Mar 2016 | B2 |
9292716 | Winoto et al. | Mar 2016 | B2 |
9300503 | Holden et al. | Mar 2016 | B1 |
9397868 | Hossain et al. | Jul 2016 | B1 |
9438409 | Liao et al. | Sep 2016 | B1 |
9520883 | Shibasaki | Dec 2016 | B2 |
9571309 | Sakai | Feb 2017 | B1 |
10003315 | Tajalli | Jun 2018 | B2 |
10193716 | Hormati et al. | Jan 2019 | B2 |
10326623 | Tajalli | Jun 2019 | B1 |
20010006538 | Simon et al. | Jul 2001 | A1 |
20020050861 | Nguyen et al. | May 2002 | A1 |
20020149508 | Hamashita | Oct 2002 | A1 |
20020158789 | Yoshioka et al. | Oct 2002 | A1 |
20020174373 | Chang | Nov 2002 | A1 |
20030016763 | Doi et al. | Jan 2003 | A1 |
20030085763 | Schrodinger et al. | May 2003 | A1 |
20030132791 | Hsieh | Jul 2003 | A1 |
20030160749 | Tsuchi | Aug 2003 | A1 |
20030174023 | Miyasita | Sep 2003 | A1 |
20030184459 | Engl | Oct 2003 | A1 |
20030218558 | Mulder | Nov 2003 | A1 |
20040027185 | Fiedler | Feb 2004 | A1 |
20040169529 | Afghani et al. | Sep 2004 | A1 |
20050057379 | Jansson | Mar 2005 | A1 |
20050270098 | Zhang et al. | Dec 2005 | A1 |
20060036668 | Jaussi et al. | Feb 2006 | A1 |
20060097786 | Su et al. | May 2006 | A1 |
20060103463 | Lee et al. | May 2006 | A1 |
20060192598 | Baird et al. | Aug 2006 | A1 |
20060194598 | Kim et al. | Aug 2006 | A1 |
20060233291 | Garlepp et al. | Oct 2006 | A1 |
20070009018 | Wang | Jan 2007 | A1 |
20070104299 | Cahn et al. | May 2007 | A1 |
20070176708 | Otsuka et al. | Aug 2007 | A1 |
20070182487 | Ozasa et al. | Aug 2007 | A1 |
20070188367 | Yamada | Aug 2007 | A1 |
20070201546 | Lee | Aug 2007 | A1 |
20080001626 | Bae et al. | Jan 2008 | A1 |
20080069198 | Bhoja et al. | Mar 2008 | A1 |
20080165841 | Wall et al. | Jul 2008 | A1 |
20080187037 | Bulzacchelli et al. | Aug 2008 | A1 |
20090090333 | Spadafora et al. | Apr 2009 | A1 |
20090115523 | Akizuki et al. | May 2009 | A1 |
20090146719 | Pernia et al. | Jun 2009 | A1 |
20090323864 | Tired | Dec 2009 | A1 |
20100020862 | Peng | Jan 2010 | A1 |
20100148819 | Bae et al. | Jun 2010 | A1 |
20100156691 | Taft | Jun 2010 | A1 |
20100219781 | Kuwamura | Sep 2010 | A1 |
20100235673 | Abbasfar | Sep 2010 | A1 |
20100271107 | Tran et al. | Oct 2010 | A1 |
20110028089 | Komori | Feb 2011 | A1 |
20110032977 | Hsiao et al. | Feb 2011 | A1 |
20110051854 | Kizer et al. | Mar 2011 | A1 |
20110057727 | Cranford et al. | Mar 2011 | A1 |
20110096054 | Cho et al. | Apr 2011 | A1 |
20110103508 | Mu et al. | May 2011 | A1 |
20110133816 | Wu et al. | Jun 2011 | A1 |
20110156819 | Kim et al. | Jun 2011 | A1 |
20110286497 | Nervig | Nov 2011 | A1 |
20120025911 | Zhao et al. | Feb 2012 | A1 |
20120044021 | Yeh et al. | Feb 2012 | A1 |
20120082203 | Zerbe et al. | Apr 2012 | A1 |
20120133438 | Tsuchi et al. | May 2012 | A1 |
20120213267 | Stojanovic et al. | Aug 2012 | A1 |
20120327993 | Palmer | Dec 2012 | A1 |
20130106513 | Cyrusian et al. | May 2013 | A1 |
20130114663 | Ding et al. | May 2013 | A1 |
20130147553 | Iwamoto | Jun 2013 | A1 |
20130195155 | Pan et al. | Aug 2013 | A1 |
20130215954 | Beukema et al. | Aug 2013 | A1 |
20130259113 | Kumar | Oct 2013 | A1 |
20130322512 | Francese et al. | Dec 2013 | A1 |
20130334985 | Kim et al. | Dec 2013 | A1 |
20140119479 | Tajalli | May 2014 | A1 |
20140169426 | Aziz et al. | Jun 2014 | A1 |
20140176354 | Yang | Jun 2014 | A1 |
20140177696 | Hwang | Jun 2014 | A1 |
20140203794 | Pietri et al. | Jul 2014 | A1 |
20140266440 | Itagaki et al. | Sep 2014 | A1 |
20140286381 | Shibasaki | Sep 2014 | A1 |
20140312876 | Hanson et al. | Oct 2014 | A1 |
20150070201 | Dedic et al. | Mar 2015 | A1 |
20150117579 | Shibasaki | Apr 2015 | A1 |
20150146771 | Walter | May 2015 | A1 |
20150180642 | Hsieh et al. | Jun 2015 | A1 |
20150198647 | Atwood et al. | Jul 2015 | A1 |
20150319015 | Malhotra | Nov 2015 | A1 |
20160013954 | Shokrollahi et al. | Jan 2016 | A1 |
20160056980 | Wang et al. | Feb 2016 | A1 |
20160197747 | Ulrich et al. | Jul 2016 | A1 |
20170019276 | Francese | Jan 2017 | A1 |
20170085239 | Yuan et al. | Mar 2017 | A1 |
20170104458 | Cohen et al. | Apr 2017 | A1 |
20170214374 | Tajalli | Jul 2017 | A1 |
20170373889 | Sakai | Dec 2017 | A1 |
20180083638 | Tajalli | Mar 2018 | A1 |
20190199557 | Taylor et al. | Jun 2019 | A1 |
Number | Date | Country |
---|---|---|
0425064 | May 1991 | EP |
0340178 | Jun 2002 | KR |
2018052657 | Mar 2018 | WO |
Entry |
---|
Machine Translation of KR0340178B1, 1-8 (8 pages). |
Anadigm , “Using the Anadigm Multiplier CAM”, Design Brief 208, www.anadigm.com, Copyright 2002, 2002, (6 pages). |
Hidaka, Yasuo , et al., “A 4-Channel 1.25-10.3 Gb/s Backplane Transceiver Macro With 35 dB Equalizer and Sign-Based Zero-Forcing Adaptive Control”, IEEE Journal of Solid-State Circuits, vol. 44, No. 12, Dec. 2009, 3547-3559 (13 pages). |
Holden, Brian , “An exploration of the technical feasibility of the major technology options for 400GE backplanes”, IEEE 802.3 400GE Study Group, Geneva, CH, Jul. 16, 2013, 1-18 (18 pages). |
Kim, Kyu-Young , et al., “8 mW 1.65-Gbps continuous-time equalizer with clock attenuation detection for digital display interface”, Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, vol. 63, No. 2, Oct. 11, 2009, 329-337 (9 pages). |
Navid, Reza , et al., “A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology”, IEEE Journal of Solid-State Circuits, vol. 50, No. 4, Apr. 2015, 814-827 (14 pages). |
Palmisano, G. , et al., “A Replica Biasing for Constant-Gain CMOS Open-Loop Amplifiers”, Circuits and Systems, IEEE International Symposium in Monterey, CA, May 31, 1998, 363-366 (4 pages). |
Schneider, J. , et al., “ELEC301 Project: Building an Analog Computer”, http://www.clear.rice.edu/elec301/Projects99/anlgcomp/, Dec. 19, 1999, (9 pages). |
Shibasaki, Takayuki , et al., “A 56-Gb/s Receiver Front-End with a CTLE and 1-Tap DFE in 20-nm CMOS”, IEEE 2014 Symposium on VLSI Circuits Digest of Technical Papers, 2014, (2 pages). |
Takahashi, Masayoshi , et al., “A 2-GHz Gain Equalizer for Analog Signal Transmission Using Feedforward Compensation by a Low-Pass Filter”, IEICE Transactions on Fundamentals of Electronics, vol. E94A, No. 2, Feb. 2011, 611-616 (6 pages). |
Tierney, J. , “A Digital Frequency Synthesizer”, Audio and Electroacoustics, IEEE Transactions, pp. 48-57, vol. 19, No. 1, Abstract, Mar. 1971, (1 page). |
Wang, Hui , et al., “Equalization Techniques for High-Speed Serial Interconnect Transceivers”, Solid-State and Integrated-Circuit Technology, 9th International Conference on ICSICT, Piscataway, NJ, Oct. 20, 2008, 1-4 (4 pages). |
Won, Hyosup , et al., “A 28-Gb/s Receiver With Self-contained Adaptive Equalization and Sampling Point Control Using Stochastic Sigma-Tracking Eye-Opening Monitor”, IEEE Transactions on Circuits and Systems-I: Regular Papers, vol. 64, No. 3, Mar. 2017, 664-674 (11 pages). |
International Search Report and Written Opinion for PCT/US2020/019083, dated May 27th, 2020, 1-9 (9 pages). |
Shekhar, S., et al., “Design Considerations for Low-Power Receiver Front-End in High-Speed Data Links”, Proceedings of the IEEE 2013 Custom Integrated Circuits Conference, Sep. 22, 2013, 1-8 (8 pages). |
Dickson, Timothy, et al., “A 1.8 pJ/bit 16x16 Gb/s Source-Sychronous Parallel Interface in 32 nm SOR CMOS with Receiver Redundancy for Link Recalibration”, IEEE Journal of Solid-State Circuits, vol. 51, No. 8, Jul. 8, 2016, 744-1755 (12 pages). |
Number | Date | Country | |
---|---|---|---|
20200322189 A1 | Oct 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16378450 | Apr 2019 | US |
Child | 16800892 | US |