An analog-to-digital (A/D) converter (ADC) may be used to generate digital codes which represent an analog signal. A radio-frequency (RF) sampling receiver may be used to receive and digitize a high frequency analog signal. An analog-to-digital converter for digitizing a signal in a radio-frequency sampling receiver may be required to operate at high speed. Analog-to-digital converters are described in United States Patent Application Publications Nos. 2012/0212358 (Shi et al.), 2015/0244386 (El-Chammas), 2019/0007071 (Nagarajan et al.), and 2019/0280703 (Naru et al.).
Some analog-to-digital converters have one or more voltage-to-delay (V2D) components and operate, at least in part, in a delay domain. Delay-based analog-to-digital converters are described in U.S. patent application Ser. No. 16/217,643 (Soundararajan et al., filed Dec. 12, 2018) (U.S. Pub 2020/0195268 (Jun. 18, 2020)), Ser. No. 16/410,698 (Dusad et al., filed May 13, 2019) (U.S. Pat. No. 10,673,456 (Jun. 2, 2020)), and Ser. No. 16/517,796 (Pentakota et al., filed Jul. 22, 2019) (U.S. Pat. No. 10,673,453 (Jun. 20, 2020)). The entire disclosures of U.S. patent application Ser. Nos. 16/217,643, 16/410,698, and 16/517,796 are incorporated herein by reference. In addition, the entire disclosures of the five U.S. patent applications identified below in Table 1 are incorporated herein by reference. Delay-based analog-to-digital converters may be operated, if desired, at high speed, with reduced area and power requirements.
The present disclosure relates to a dynamic voltage-to-delay device which includes: first and second voltage lines for receiving input signals during reset phases; a current source, connected to the first and second voltage lines, for increasing voltages on the voltage lines during active phases; and first and second comparators, connected to the first and second voltage lines, for generating first and second output signals during the active phases when the voltages on the voltage lines reach a threshold voltage, such that a delay between the first and second output signals is representative of a difference between voltages of the input signals.
The present disclosure also relates to a dynamic voltage-to-delay device which has at least one voltage line for receiving an input signal during a reset phase, at least one current source, connected to the voltage line, for increasing voltage on the voltage line during an active phase, and at least one comparator, connected to the voltage line, for generating an output signal during the active phase when the voltage on the voltage line reaches a threshold voltage, such that timing of the output signal is representative of voltage of the input signal.
The present disclosure also relates to a dynamic voltage-to-delay device which includes: first and second voltage lines for receiving input signals during reset phases; first and second comparators, connected to the first and second voltage lines, and having a tail node, wherein the first and second comparators are configured to generate first and second output signals during active phases when voltages on the voltage lines reach a threshold voltage; and a transistor, connected to the tail node of the first and second comparators, and a current source, connected to the transistor, for continuously reducing the threshold voltage during the active phases, such that output signals corresponding to the first and second voltage lines toggle when the threshold voltage becomes equal to respective voltages on the first and second voltage lines, to thereby produce delay between the first and second output signals representative of a difference between voltages of the input signals.
Like elements are designated by like reference numerals and other characters throughout.
Several example embodiments (such as those illustrated in
The first and second input signals Inm and Inp illustrated in
In the example illustrated in
The first and second voltage lines 40 and 42 are connected to, and supply respective first and second voltages Vm and Vp to, the second inputs of respective first and second continuous time comparators 56 and 58. A common threshold voltage Vth is supplied to the first inputs of the comparators 56 and 58. The value of the threshold voltage Vth is set just above the maximum value of voltages of the first and second input signals Inm and Inp. In the example illustrated in
A ramp current source 100 is connected to the middle node 52, and is selectively connected, by a suitable switch 102, to signal ground 104. The switch 102 is operated under the control of the clock signal CLK. The timing of the clock signal CLK is illustrated, by way of example, in
When the clock signal CLK is high (1), the three switches 36, 38 and 102 are all closed, such that current from the current source 100 is discharged to signal ground 104; the voltage Vmidn (
When the clock signal CLK is low, the three switches 36, 38 and 102 are open, such that current from the current source 100 is not discharged to ground 104, but causes the voltage Vmidn at the middle node 52 to ramp upwardly, which causes the first and second voltages Vm and Vp to ramp upwardly under the influence of the middle node voltage Vmidn. During a first active phase (when the clock signal CLK is low), following the first reset phase, the values of the first and second voltages Vm and Vp change dynamically (that is, ramp upwardly). As the first and second voltages Vm and Vp ramp upwardly, the difference d1 between the first and second voltages Vm and Vp remains approximately the same, and approximately the same as the difference d0 between the first and second voltages Vm and Vp at the time the clock signal CLK toggles low (that is, at the beginning of the first active phase).
When the clock signal CLK becomes high again, at the end of the first active phase, the three switches 36, 38 and 102 are closed, such that the voltage Vmidn at the middle node 52 is essentially zero, and the first and second voltages Vm and Vp are approximately equal to the voltages Vinm and Vinp of the first and second input signals Inm and Inp. In the example illustrated in
When the clock signal CLK toggles low again, at the end of the second reset phase, the three switches 36, 38 and 102 are opened, such that current from the current source 100 again causes the first and second voltages Vm and Vp to ramp upwardly. As the first and second voltages Vm and Vp ramp upwardly, during the second active phase, the difference d2 between the first and second voltages Vm and Vp remains approximately the same, and approximately the same as the difference between the first and second voltages Vm and Vp at the time the clock signal CLK toggles low (that is, at the end of the second reset phase).
In the illustrated example, the difference d2 between the first and second voltages Vm and Vp at the end of the second reset phase and throughout the second active phase happens to be greater than the difference d1 between the first and second voltages Vm and Vp throughout the first active phase. The difference between the difference values d1 and d2 reflects a corresponding difference between the voltages Vinm and Vinp of the first and second input signals Inm and Inp at the beginnings of the first and second active phases (at t=0.4 and t=1.4 in the illustrated example).
The first and second output signals Outm and Outp are digital signals (
Continuing with the example illustrated in
The timing and voltages for the analog input voltages Vinm and Vinp, the dynamically influenced voltages Vm and Vp, and the digital output signals Outm and Outp illustrated by solid lines in
The two sets of changing values are different from each other, as shown in
Moreover, in the illustrated configuration, the comparators 56 and 58 do not become saturated, and the leading edges of the output signals Outm and Outp may be near the beginning or near the end of an active phase. The gain of the dynamic circuit 30 may be greater than that of a conventional voltage-to-delay device, because essentially the whole range, from near the beginning to near the end, of each active phase may be utilized. In this context, “gain” is equivalent to delay. As a result, a voltage-to-delay block for an analog-to-digital converter system may be constructed of fewer voltage-to-delay devices than would otherwise be required, thereby saving power and providing greater linearity for the overall voltage-to-delay function.
As discussed above in connection with
In the example illustrated in
During a first active phase, the clock signal CLK is low, the complement of the clock signal CLKZ is high, and the sample and hold circuit 202 causes the first and second voltages Vm and Vp to remain at constant values, equal to the values of the first and second voltages Vm and Vp at the end of the first reset phase (in the illustrated example, at t=0.4). During the first active phase, the difference d1 between the first and second voltages Vm and Vp remains approximately the same, and approximately the same as the difference d0 between the first and second voltages Vm and Vp at the time the clock signal CLK toggles low (that is, at the beginning of the first active phase). Further, during the first active phase, switches 208 and 209 are closed, such that the tail node voltage Vtail ramps downwardly, causing the threshold voltage Vth to likewise ramp dynamically downward. In the illustrated example, the threshold voltage Vth ramps linearly downward from about 0.9V at the beginning of the first active phase to about 0.3V at the end of the first active phase.
When the clock signal CLK becomes high again, at the end of the first active phase, the complement of the clock signal CLKZ becomes low again. During the subsequent second reset phase, the sample and hold circuit 202 permits the first and second voltages Vm and Vp to change and thereby return to and remain approximately equal to the changing voltages Vinm and Vinp of the first and second input signals Inm and Inp. During the second reset phase, the threshold voltage Vth returns to the value of the threshold voltage Vth during the first reset phase, and is maintained at that relatively high, constant value. In the example illustrated in
When the clock signal CLK toggles low again, at the end of the second reset phase, switches 208 and 209 are closed, such that current from the current source 204 again causes the tail node voltage Vtail, and therefore also the threshold voltage Vth, to ramp downwardly. During the second active phase, the difference d2 between the first and second voltages Vm and Vp remains approximately the same, and approximately the same as the difference between the first and second voltages Vm and Vp at the time the clock signal CLK toggles low (that is, at the end of the second reset phase).
In the illustrated example, the difference d2 between the first and second voltages Vm and Vp at the end of the second reset phase and throughout the second active phase happens to be greater than the difference d1 between the first and second voltages Vm and Vp at the end of the first reset phase and throughout the first active phase. The difference between the difference values d1 and d2 reflects a corresponding difference between the voltages Vinm and Vinp of the first and second input signals Inm and Inp at the beginnings of the first and second active phases (at t=0.4 and t=1.4 in the illustrated example).
The first and second output signals Outm and Outp are digital signals. During the first active phase, the first output signal Outm toggles high (1) when the downwardly ramping threshold voltage Vth reaches the first voltage Vm. During the same first active phase, the second output signal Outp toggles high (1) when the downwardly ramping threshold voltage Vth reaches the second voltage Vp. In the illustrated example, the second voltage Vp is greater than the first voltage Vm (by an amount equal to d1) throughout the first active phase, such that the second output signal Outp precedes the first output signal Outm by a corresponding amount of delay Td1. Then, continuing with the illustrated example, at the end of the first active phase, the threshold voltage Vth and the first and second output signals Outm, Outp are reset. That is, the threshold voltage Vth returns to its reset (not reduced) value, and the output signals Outm, Outp both toggle low (0).
Continuing with the example illustrated in
The timing and voltages for the analog input voltages Vinm and Vinp, the dynamically influenced threshold voltage Vth, and the digital output signals Outm and Outp illustrated in
The ramp switches 306 and 308 are operated under the control of the complement of the clock signal CLKZ. The ground switches 310 and 312 are operated under the control of the clock signal CLK. As a result, the current sources 302 and 304 ramp up the respective input voltages Vm and Vp during the active phases, when the complement of the clock signal CLKZ is high (1), but are discharged, and do not influence the input voltages Vm Vp, during the reset phases, when the clock signal CLK is high (1). The currents supplied by the current sources 302, 304 may be individually and separately set and/or adjusted.
Analog-to-digital converters which convert signals containing time (or delay) information into digital codes may be constructed of digital components (gates, memories, etc.) which perform well with technology scaling. Such converters may have many advantages over conventional analog-to-digital converters. The present disclosure contributes to the development of time/delay-based analog-to-digital converters by, among other things, providing improved devices and systems for converting voltage domain information, carried by analog input signals, into delay domain information, carried by output signals.
If desired, some or all of the elements of the devices and systems described herein may be integrated into an integrated circuit (IC) and/or formed on or over a single semiconductor die (not shown in the drawings) according to various semiconductor and/or other processes. The conductive lines may be metal structures formed in insulating layers over the semiconductor die, doped regions (that may be silicided) formed in the semiconductor die, or doped semiconductor structures (that may be silicided) formed over the semiconductor die. Transistors used to implement the circuit structures of the example embodiments may be bipolar junction transistors (BJT) or metal-oxide-semiconductor field-effect transistors (MOSFET) and can be n-type or p-type. The integrated devices and elements may also include resistors, capacitors, logic gates, and other suitable electronic devices that are not shown in the drawings for the sake of clarity.
What have been described above are examples. This disclosure is intended to embrace alterations, modifications, and variations to the subject matter described herein that fall within the scope of this application, including the appended claims. As used herein, the term “includes” means including but not limited to. The term “based on” means based at least in part on. Additionally, where the disclosure or claims recite “a,” “an,” “a first,” or “another” element, or the equivalent thereof, it should be interpreted to include one or more than one such element, neither requiring nor excluding two or more such elements.
What is claimed as new and desired to be protected by Letters Patent of the United States is:
Number | Name | Date | Kind |
---|---|---|---|
4612533 | Evans | Sep 1986 | A |
4899071 | Morales | Feb 1990 | A |
4928103 | Lane | May 1990 | A |
5317721 | Robinson | May 1994 | A |
5495247 | Yamamoto et al. | Feb 1996 | A |
5563533 | Cave et al. | Oct 1996 | A |
5821780 | Hasegawa | Oct 1998 | A |
6002352 | El-Ghoroury et al. | Dec 1999 | A |
6046612 | Taft | Apr 2000 | A |
6069579 | Ito et al. | May 2000 | A |
6124746 | Van Zalinge | Sep 2000 | A |
6144231 | Goldblatt | Nov 2000 | A |
6314149 | Daffron | Nov 2001 | B1 |
6377200 | Lee | Apr 2002 | B1 |
6822596 | Theiler | Nov 2004 | B2 |
6836127 | Marshall | Dec 2004 | B2 |
7046179 | Taft et al. | May 2006 | B1 |
7233172 | Kanamori et al. | Jun 2007 | B2 |
7379007 | Noguchi | May 2008 | B2 |
7405689 | Kernahan et al. | Jul 2008 | B2 |
7501862 | Su et al. | Mar 2009 | B2 |
7525471 | Prodic et al. | Apr 2009 | B2 |
7557746 | Waltari | Jul 2009 | B1 |
7737875 | Waltar et al. | Jun 2010 | B2 |
7738265 | Trattler | Jun 2010 | B2 |
7847576 | Koiima | Dec 2010 | B2 |
7916064 | Lin et al. | Mar 2011 | B2 |
7919994 | Walker | Apr 2011 | B2 |
8089388 | Cui et al. | Jan 2012 | B2 |
8130130 | Danjo et al. | Mar 2012 | B2 |
8183903 | Glass et al. | May 2012 | B2 |
8373444 | Lee et al. | Feb 2013 | B2 |
8421664 | Ryu et al. | Apr 2013 | B2 |
8773169 | Dine et al. | Jul 2014 | B2 |
8836375 | Ghatak | Sep 2014 | B2 |
8896476 | Harpe | Nov 2014 | B2 |
9369137 | Masuko | Jun 2016 | B2 |
9455695 | Kull et al. | Sep 2016 | B2 |
9467160 | Chang | Oct 2016 | B2 |
9685971 | Harada | Jun 2017 | B2 |
9742424 | Sharma et al. | Aug 2017 | B2 |
9917590 | Zhang et al. | Mar 2018 | B2 |
10003353 | Kris et al. | Jun 2018 | B2 |
10284188 | Soundararajan et al. | May 2019 | B1 |
10673452 | Soundararajan et al. | Jun 2020 | B1 |
10673453 | Pentakota et al. | Jun 2020 | B1 |
10673456 | Dusad et al. | Jun 2020 | B1 |
10778243 | Pentakota et al. | Sep 2020 | B2 |
10958258 | Soundanarajan et al. | Mar 2021 | B2 |
20050104626 | Wakamatsu et al. | May 2005 | A1 |
20060158365 | Kemahan et al. | Jul 2006 | A1 |
20080297381 | Kemahan et al. | Dec 2008 | A1 |
20100085101 | Walker | Apr 2010 | A1 |
20120105264 | Ryu et al. | May 2012 | A1 |
20120176158 | Lee et al. | Jul 2012 | A1 |
20120212358 | Shi et al. | Aug 2012 | A1 |
20130009796 | Sakiyama et al. | Jan 2013 | A1 |
20130021118 | Kabir et al. | Jan 2013 | A1 |
20130169463 | Stein et al. | Jul 2013 | A1 |
20140361917 | Matsuno et al. | Dec 2014 | A1 |
20150008894 | Cannankurichi | Jan 2015 | A1 |
20150244386 | El-Chammas | Aug 2015 | A1 |
20150260552 | Yao et al. | Sep 2015 | A1 |
20190007071 | Nagarajan et al. | Jan 2019 | A1 |
20190280703 | Naru et al. | Sep 2019 | A1 |
20200195268 | Soundararajan et al. | Jun 2020 | A1 |
Number | Date | Country |
---|---|---|
H05206801 | Aug 1993 | JP |
20000028857 | May 2000 | KR |
2001044806 | Feb 2001 | KR |
20020015863 | Mar 2002 | KR |
Entry |
---|
U.S. Appl. No. 16/517,796, Notice of Allowance, dated Feb. 6, 2020, p. 7. |
U.S. Appl. No. 16/410,698, Notice of Allowance, dated Feb. 10, 2020, p. 6. |
International Search Report in corresponding PCT Patent Application No. PCT/2018-068162, dated Apr. 25, 2019 (2 pages). |
U.S. Appl. No. 17/158,526, Notice of Allowance, dated Jan. 14, 2022, p. 8. |