SBIR Phase II: Structures for reduced critical current to enable Spin Torque Magnetoresistive Random Access Memory

Information

  • NSF Award
  • 1058552
Owner
  • Award Id
    1058552
  • Award Effective Date
    4/1/2011 - 13 years ago
  • Award Expiration Date
    3/31/2013 - 11 years ago
  • Award Amount
    $ 499,347.00
  • Award Instrument
    Standard Grant

SBIR Phase II: Structures for reduced critical current to enable Spin Torque Magnetoresistive Random Access Memory

This Small Business Innovation Research (SBIR) Phase II project aims to demonstrate a high-performance spin torque magnetoresistive random access memory (ST-MRAM). ST-MRAM technology promises a powerful combination of non-volatility, high density, high speed, and low power. The major impediment to commercializing ST-MRAM has been that the write current for programming the magnetic tunnel junction (MTJ) bits are too large. Large write current can cause tunnel barrier breakdown, thereby compromising memory reliability. Additionally, large write current requires large select transistors beneath each bit, preventing high density. In Phase I project, an MTJ bit design with a low enough write current has been successfully demonstrated. In this Phase II project, a large, high-density ST-MRAM demonstration circuit will be developed using this improved bit design. Several novel circuit design approaches that have potential for higher speed, higher density and lower power will be evaluated. The circuit will provide the bit statistics needed to optimize the bit design and enhance the yield to the level required for a highly reliable commercial ST-MRAM.<br/><br/>The broader/commercial impacts of this project will be the potential to enable the commercial applications of ST-MRAM. The Toggle MRAM is already finding many applications in the stand-alone memory market including networking, industrial controls, data server systems, military, aerospace industry etc. However, in order for MRAM to achieve its full commercial potential, higher density and lower power consumption are needed. High density translates to lower cost. Reducing power consumption is increasingly valued in areas such as portable electronics or even enterprise computing. ST-MRAM technology has the potential to meet these needs by combining non-volatility, high density, high speed, low power, unlimited endurance, and scalability in a single memory.

  • Program Officer
    Ben Schrag
  • Min Amd Letter Date
    3/23/2011 - 13 years ago
  • Max Amd Letter Date
    3/23/2011 - 13 years ago
  • ARRA Amount

Institutions

  • Name
    Everspin Technologies
  • City
    Chandler
  • State
    AZ
  • Country
    United States
  • Address
    1300 N. Alma School Rd.
  • Postal Code
    852242939
  • Phone Number
    4803471113

Investigators

  • First Name
    Nicholas
  • Last Name
    Rizzo
  • Email Address
    nick.rizzo@everspin.com
  • Start Date
    3/23/2011 12:00:00 AM