Claims
- 1. A thin film capacitor in an integrated circuit comprising:an inner electrode having an outer side wall and a top surface, said inner electrode electrically connected to a silicon substrate; a dielectric layer surrounding the outer side wall without overlying the inner electrode top surface; and an outer electrode adjacent to the dielectric layer.
- 2. The thin film capacitor of claim 1, wherein the outer electrode comprises a conductive oxide.
- 3. The thin film capacitor of claim 2, wherein the conductive oxide comprises RuO2.
- 4. The thin film capacitor of claim 1, wherein the dielectric layer has a dielectric constant greater than 100.
- 5. The thin film capacitor of claim 1, wherein the dielectric layer comprises a material selected from the group consisting of barium titanate, strontium titanate, barium strontium titanate and lead zirconate titanate.
- 6. The thin film capacitor of claim 1, wherein the outer electrode is comprised of a single metal.
- 7. The thin film capacitor of claim 1, wherein the outer electrode is comprised of Platinum.
- 8. A capacitor in an integrated circuit, comprising:a reference electrode layer having a via therein, the via defining a conductive container; a dielectric layer lining the conductive container, the dielectric layer defining a dielectric container; and a storage electrode layer lining the dielectric container and extending through a bottom of the dielectric container to electrically communicate with a semiconductor substrate.
- 9. The capacitor of claim 8, wherein the storage electrode fills the dielectric container.
- 10. The capacitor of claim 9, wherein the dielectric layer comprises a material having a dielectric constant greater than about 100.
- 11. A capacitor structure in an integrated circuit formed on a semiconductor substrate, the structure comprising:a contact extending above and electrically connected with the semiconductor substrate; a storage electrode extending above and electrically connected with the contact; an exclusively annular dielectric layer adjacent and surrounding the storage electrode; and an annular reference electrode adjacent and surrounding the annular dielectric layer.
- 12. An integrated circuit memory array, comprising:a plurality of storage electrodes; a common reference electrode including a planar conductive layer having a plurality of vias formed therethrough, each of the vias defined by a side wall; and a plurality of capacitor dielectrics, each of the capacitor dielectrics formed within one of the vias.
- 13. The integrated circuit memory array of claim 12, wherein each of the capacitor dielectrics have a dielectric constant greater than about 100.
- 14. The integrated circuit memory array of claim 12, wherein the conductive layer comprises a conductive oxide.
- 15. The integrated circuit memory array of claim 12, wherein the conductive layer comprises titanium.
- 16. The integrated circuit memory array of claim 12, wherein each of the storage electrodes comprise titanium nitride.
- 17. The integrated circuit memory array of claim 12, wherein each of the vias is filled by one of the capacitor dielectrics and one of the storage electrodes.
Parent Case Info
This application is a continuation of application No. 08/531,522, filed Sep. 21, 1995, entitled “A SCALABLE HIGH DIELECTRIC CONSTANT CAPACITOR.”, now U.S. Pat No. 5,793,076.
Government Interests
This invention was made with Government support under Contract No. MDA972-93-C-0033 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (24)
Foreign Referenced Citations (2)
Number |
Date |
Country |
4-212449 |
Aug 1992 |
JP |
6-061422 |
Mar 1994 |
JP |
Non-Patent Literature Citations (3)
Entry |
“Hemispherical Grained Si Formation on in-situ Phosphorus Doped Amorphous-Si Electrode for 256Mb DRAM's Capacitor”, Watanabe, et al., IEEE Transactions on Electron Devices, vol. 42, No. 7, Jul. 1995, pp. 1247-1254. |
“Oxide Spacers”, Multilevel-Interconnect Technology for VLSI and ULSI, vol. II pp. 212-214. |
Matsuo, et al., “Spread-Vertical-Capacitor Cell (SVC) for High-Density dRAM's,” IEEE Transactions on Electron Devices, vol. 40, No. 4, Apr., 1993, pp. 750-754. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/531522 |
Sep 1995 |
US |
Child |
09/073560 |
|
US |