Goel et al., Functionally Independent AC Test for Multi-Chip Packages, IBM Technical Disclosure Bulletin, vol. 25, No. 5, 10/82, p. 2308. |
Moser, LSSD Scan Path Truncated to Minimum Length for Testing, IBM Technical Disclosure Bulletin, vol. 25, No. 12, 5/83, p. 6547. |
NEC Research & Development, No. 54, Jul. 1979, "Easily Testable Design of Large Digital Circuits," pp. 49-55. |
Proceedings of the 1980 IEEE Test Conference, Paper 2.2, "Application of Shift Register Approach and Its Effective Implementation," pp. 22-25. |
Proceedings of 14th Design Automation Conference, Jun. 1977, "A Logic Design Structure for LSI Testability," pp. 462-468. |