Claims
- 1. A scanning memory device for storing and retrieving data from external circuits, comprising:
- a memory including an array of memory cells organized into row units and column units, each row unit including a plurality of memory cells and a status indicator for indicating if that row unit is defective;
- multiple probes, organized into row groups;
- a positioning device for positioning the memory relative to the probes, the row groups of probes operative to read data from the row units of memory and to write data to the row units of memory as the relative position of the memory with respect to the probes is changed; and
- multiple data transfer lines, each data transfer line assigned to a different one of the row groups and operative to provide bi-directional transfer of data between the row units and the external circuits.
- 2. The scanning memory device of claim 1 wherein a row unit of the memory is designated as defective when at least a predetermined number of memory cells within that row unit are defective.
- 3. The scanning memory device of claim 2 wherein each of the row units designated as defective is replaced by a corresponding row unit not designated as defective.
Parent Case Info
This application is a division of Ser. No. 08/569,440 filed on Dec. 8, 1995 which is now as U.S. Pat. No. 5,848,077.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 381 113 A2 |
Aug 1990 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
569440 |
Dec 1995 |
|