| “Schematic Design Tools—User' Guide ”, 1992, OrCAD, pp. 82-93.* |
| Schematic Design Tools—Reference Guide, 1992, OrCAD, pp. 304-315.* |
| “PC Board Layout Tool 386+ User's Guide)” 1992, OrCAD, pp. 18-31.* |
| U.S. patent application Ser. No. 09/920,843, Ioudovski, filed Aug. 3, 2001. |
| U.S. patent application Ser. No. 10/267,994, Abt et al., filed Oct. 10, 2002. |
| Boehner, Logex -An Automatic Logic Extractor from Transistor to Gate Level for CMOS Technology, 25th ADM/IEEE Design Automation Conference, 1988 IEEE, Paper 34.2, pp. 517-522. |
| Dukes et al., A Generalized Extraction System for VLSI, ASIC Conference and Exhibit, 1991, Proceedings, Fourth Annual IEEE International, Sep. 23-27, 1991, pp. P4-8.1-P4-8.4. |
| Hübner et al., Efficient Partitioning and Analysis of Digial CMOS-Circuits, 1992 IEEE, pp. 280-283. |
| Li et al., Layout Extraction and Verification Methodology for CMOS I/O Circuits, Design Automation Conference, 1998, Proceedings, Jun. 15-19, 1998, pp. 291-296. |