Claims
- 1. An input buffer apparatus comprising in combination:
- a CML gate having a first and second input, said first input receiving a voltage reference signal, said CML gate providing a first and second output signal, which are respectively complementary, and,
- a hysteresis means operatively connected to said first input of said CML gate, said hysteresis means receiving a logic signal at its input, when said logic signal is low, said hysteresis means applies a trigger signal to said second input of said CML gate which is lower than said voltage reference signal and thus causes said first output signal to become a logical zero, when said logic signal is high, said hysteresis means applies a trigger signal to said second input of said CML gate which is higher than said voltage reference signal and thus causes said first signal to become a logical one, said hysteresis means comprises a Schmitt trigger.
- 2. An input buffer apparatus as described in claim 1 wherein said CML gate means comprises a differential amplifier unit.
- 3. An input buffer apparatus as described in claim 1 wherein said voltage reference signal is internally generated by said CML gate.
- 4. An input buffer apparatus as described in claim 1 wherein said first output signal varies between a CML logical one or zero in direct correspondence with the logic state of said logic signal.
- 5. An input buffer apparatus as described in claim 1 wherein said Schmitt trigger comprises a pair of Schottky transistors.
- 6. An input buffer apparatus as described in claim 3 wherein said CML gate utilizes a resistance divider network to generate said voltage reference signal.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
US Referenced Citations (8)