Claims
- 1. A memory controller in a computer system having a memory and a device issuing a memory access request, comprising:
- a data bus for transmitting a plurality of data elements, including a first data element, between the memory and the device in response to the memory access request; and
- stopping circuitry for stopping the transmission of the plurality of data elements after the first data element has been transmitted, said stopping circuitry comprising:
- circuitry for activating a DQMB signal that stops the transmission of a second data element and a third data element; and
- circuitry for sending a precharge command that stops the transmission of a fourth data element;
- wherein said memory controller is in a burst four mode.
- 2. The memory controller of claim 1, wherein the memory comprises an SDRAM.
- 3. The memory controller of claim 1, wherein the computer system has a unified memory architecture.
- 4. The memory controller of claim 1, wherein the memory access request comprises a read request.
- 5. The memory controller of claim 1, wherein the memory access request comprises a write request.
- 6. A memory controller for transmitting data between a requesting device sending a memory access request and a memory, comprising:
- transmitting means for transmitting data elements, including a first data element, between the requesting device and the memory in response to the memory access request; and
- eliminating means for eliminating the data elements after the first data element has been transmitted said eliminating means comprising:
- means for activating a DQMB signal that eliminates a second data element a third data element; and
- means for sending a precharge command that eliminates a fourth data element;
- wherein said memory controller is in a burst four mode.
- 7. The memory controller of claim 6, wherein the memory comprises an SDRAM.
- 8. The memory controller of claim 6, wherein the computer system has a unified memory architecture.
- 9. The memory controller of claim 6, wherein the memory access request comprises a read request.
- 10. The memory controller of claim 6 wherein the memory access request comprises a write request.
- 11. A method of transferring data elements between a requesting device and a memory, comprising the steps of:
- transferring a plurality of data elements, including a first data element, on a memory bus; and
- blocking the transference of all of the plurality of data elements except the first data element said blocking step comprising the steps of:
- activating a DQMB signal that blocks the transmission of a second data element and a third data element; and
- sending a precharge command that stops the transmission of a fourth data element;
- wherein said memory controller is in a burst four mode.
- 12. The method of claim 11, wherein the memory comprises an SDRAM.
- 13. The method of claim 11, wherein the computer system has a unified memory architecture.
- 14. A memory controller in a computer system having a unified memory architecture, an SDRAM memory in a burst four mode, and a device issuing a memory access request, comprising:
- a data bus for transmitting a plurality of data elements, including a first data element, between the SDRAM memory and the device in response to the memory access request; and
- stopping circuitry for stopping the transmission of the plurality of data elements after the first data element has been transmitted, said stopping circuitry comprising:
- circuitry for activating a DQMB signal that stops the transmission of a second data element and a third data element; and
- circuitry for sending a precharge command that stops the transmission of a fourth data element.
RELATED APPLICATIONS
This application is related to Ser. No. 08/577,584, SDRAM MEMORY CONTROLLER WITH MULTIPLE ARBITRATION POINTS, Ser. No. 08/577,579, SDRAM DIMM PRESENCE DETECT INTERFACE, and Ser. No. 08/577,351, DYNAMIC ARBITRATION PRIORITY, filed concurrently with this application and hereby incorporated by reference herein. These applications are commonly assigned.
US Referenced Citations (14)