This is a Division of application Ser. No. 08/174,654, filed Dec. 27, 1993, now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
4143178 | Harada et al. | Mar 1979 | |
4151635 | Kashkooli et al. | May 1979 | |
4229756 | Sato et al. | Oct 1980 | |
4244001 | Ipri | Jan 1981 | |
4317690 | Koomen et al. | Mar 1982 | |
4525809 | Chiba et al. | Jul 1985 | |
4584653 | Chih et al. | Apr 1986 | |
4593205 | Bass et al. | Jun 1986 | |
4638458 | Itoh | Jan 1987 | |
4682202 | Tanizawa | Jul 1987 | |
4686758 | Liu et al. | Aug 1987 | |
4701642 | Pricer | Oct 1987 | |
4845544 | Shimizu | Jul 1989 | |
4849344 | Desbiens et al. | Jul 1989 | |
4905073 | Chen et al. | Feb 1990 | |
4989062 | Takahashi et al. | Jan 1991 | |
4999518 | Dhong et al. | Mar 1991 | |
5003199 | Chuang et al. | Mar 1991 | |
5008208 | Liu et al. | Apr 1991 | |
5013679 | Kumagai et al. | May 1991 | |
5032530 | Lowrey et al. | Jul 1991 | |
5037766 | Wang | Aug 1991 | |
5045726 | Leung | Sep 1991 | |
5049515 | Tzeng | Sep 1991 | |
5081518 | El-Diwany et al. | Jan 1992 | |
5124776 | Tanizawa et al. | Jun 1992 | |
5126279 | Roberts | Jun 1992 | |
5162884 | Liou et al. | Nov 1992 | |
5168072 | Moslehi | Dec 1992 | |
5175118 | Yoneda | Dec 1992 | |
5225991 | Dougherty | Jul 1993 | |
5294822 | Verrett | Mar 1994 | |
5296755 | Miyamoto et al. | Mar 1994 | |
5298805 | Garverick et al. | Mar 1994 | |
5313079 | Brasen et al. | May 1994 | |
5313101 | Harada et al. | May 1994 | |
5314832 | Deleonibus | May 1994 | |
5341049 | Shimizu et al. | Aug 1994 | |
5388055 | Tanizawa et al. | Feb 1995 | |
5444285 | Robinson et al. | Aug 1995 | |
5541120 | Robinson et al. | Jul 1996 |
Entry |
---|
"GaAs MESFET and Si CMOS Cointegration and Circuit Techniques", by H. Shichijo et al., IEEE, GaAs IC Symposium, Sep. 1988, pp. 239-242. |
"Application of AIGaAs/GaAs HBT's to High-Speed CML Logic Family Fabrication", by M. Madihian et al., IEEE Transactions on Electron Devices, vol. 36, No. 4, Apr. 1989, p. 625-631. |
"Combining Partioning and Global Routing in a Sea-of-Cells Design", by B. Korte et al., IEEE Comuter-Aided Design, 1989 International Conference, pp. 98-101. |
"A Design.sub.- System for ASIC's with Macrocells", by B. Korte et al., IEEE, Euro ASIC '90, 1990, . 220-224. |
"A Comprehensive CAD System for High-Performance 300K-Circuit ASIC Logic Chips", by J. Panner et al., IEEE Journal of Solid-State Circuits, vol. 26, No. 3, Mar. 1991, pp. 300-309. |
"10K-Gate GaAs JFET Sea of Gates", by H. Kawasaki et al., IEEE Journal of Solid-State Circuits, vol. 26, No. 10, Oct. 1991, pp. 1367-1370. |
"An Efficient Algorithm for Some Multirow Layout Problems", by J. Feldman et al., IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 8, Aug. 1993, pp. 1178-1185. |
IBM Technical Disclosure Bulletin; vol. 25, No. 4; Sep. 1982; Structured Macro; E.H. Stoops. |
Number | Date | Country | |
---|---|---|---|
Parent | 174654 | Dec 1993 |