Selectable capacitance circuit

Information

  • Patent Grant
  • 7653371
  • Patent Number
    7,653,371
  • Date Filed
    Tuesday, August 30, 2005
    19 years ago
  • Date Issued
    Tuesday, January 26, 2010
    15 years ago
Abstract
A voltage-controlled capacitor and methods for forming the same are described. A mechanical conductor membrane of the voltage-controlled capacitor is movable to and from a first position and a second position. An amount of capacitance can vary with the movement of the mechanical conductor membrane. A microelectromechanical systems (MEMS) voltage-controlled capacitor can be used in a variety of applications, such as, but not limited to, RF switches and RF attenuators.
Description
BACKGROUND

1. Field of the Invention


The invention generally relates to microelectromechanical systems (MEMS).


2. Description of the Related Art


Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. These MEMS devices can be used in a variety of applications, such as in optical applications and in electrical circuit applications.


One type of MEMS device is called an interferometric modulator. As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In certain embodiments, an interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. One plate may comprise a stationary layer deposited on a substrate, the other plate may comprise a metallic membrane separated from the stationary layer by an air gap. As described herein in more detail, the position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.


Another type of MEMS device is used as a multiple-state capacitor. For example, the capacitor can comprise a pair of conductive plates with at least one plate capable of relative motion upon application of an appropriate electrical control signal. The relative motion changes the capacitance of the capacitor, permitting the capacitor to be used in a variety of applications, such as a filtering circuit, tuning circuit, phase-shifting circuit, an attenuator circuit, and the like.


SUMMARY

The system, method, and devices of the invention each have several aspects, no single one of which is solely responsible for its desirable attributes. Without limiting the scope of this invention, its more prominent features will now be discussed briefly.


One embodiment is an apparatus having a selectable amount of capacitance, the apparatus including: at least two electrodes at least one of which is controllably movable with respect to the other to provide adjustability of a gap defined between the at least two electrodes, wherein at least one of the electrodes carries an RF signal; and a plurality of posts disposed between the at least two electrodes, wherein the plurality of posts are configured to tension at least one of the electrodes.


One embodiment is a capacitor having a selectable amount of capacitance, the capacitor including: means for carrying an RF signal, the carrying means having a controllable adjustable gap; and means for tensioning at least part of the carrying means.


One embodiment is a method of selecting capacitance, the method including: adjusting a gap between at least two electrodes, wherein at least one of the electrodes carries an RF signal; and tensioning at least one of the electrodes.


One embodiment is a method of manufacturing a capacitor having a selectable capacitance, the method including: forming a first electrode; forming a second electrode such that it is movable with respect to the first electrode to provide adjustability of a gap defined between the first electrode and the second electrode; and forming a plurality of posts configured to tension at least the second electrode, wherein the posts are disposed between the electrodes.


One embodiment is a capacitor produced in accordance with the foregoing.


One embodiment is an RF device, the RF device including: a first conductor for carrying an RF signal; and a deformable membrane spaced apart from the first conductor, the deformable membrane configured to selectively filter the RF signal, the deformable membrane having at least three discrete actuatable positions for selectively filtering the RF signal.


One embodiment is an RF device, including: means for carrying an RF signal; and means for filtering the RF signal, the filtering means being deformable to at least one of three discrete actuatable positions to selectively filter the RF signal.


One embodiment is a method of filtering an RF signal, the method including: carrying the RF signal in a conductive line; and selectively filtering the RF signal using a deformable membrane having at least three discrete actuatable positions for selectively filtering the RF signal, wherein the deformable membrane is adjacent to the conductive line.


One embodiment is a method of manufacturing an RF device having a selectable capacitance, the method including: forming a first conductor for carrying an RF signal; and forming a deformable membrane spaced apart from the first conductor, the deformable membrane configured to selectively filter the RF signal, the deformable membrane having at least three discrete actuatable positions for selectively filtering the RF signal.


One embodiment is an RF device produced in accordance with the method described in the foregoing.


One embodiment is a voltage-controlled capacitor, the voltage-controlled capacitor-including: a substrate assembly with an input terminal, a control terminal, and a voltage reference terminal; voltage reference lines disposed on the substrate assembly, wherein at least one of the voltage reference lines is coupled to the voltage reference terminal; a mechanical conductor membrane spaced above the substrate assembly and coupled to one or more of the voltage reference lines at opposing ends of the mechanical conductor membrane; one or more posts disposed between the substrate assembly and the mechanical conductor membrane, wherein the one or more posts support the mechanical conductor membrane; a signal conductor disposed on the substrate assembly, wherein a voltage on the control terminal at least partially controls the position of the mechanical conductor membrane; a layer of dielectric material disposed between a top surface of the signal conductor and the mechanical conductor membrane; and a coupling capacitor with a first terminal and a second terminal, wherein the first terminal is coupled to the input terminal and wherein the second terminal is coupled to the signal conductor.





BRIEF DESCRIPTION OF THE DRAWINGS

These drawings (not to scale) and the associated description herein are provided to illustrate embodiments and are not intended to be limiting.



FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3×3 interferometric modulator display.



FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.



FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.



FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3×3 interferometric modulator display of FIG. 2.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40.



FIG. 7A is a cross section of the device of FIG. 1.



FIG. 7B is a cross section of an alternative embodiment of an interferometric modulator.



FIG. 7C is a cross section of another alternative embodiment of an interferometric modulator.



FIG. 7D illustrates a cross-sectional side view of a MEMS capacitor with a mechanical conductor membrane in a low-capacitance position.



FIG. 7E illustrates a cross-sectional side view of the MEMS capacitor of FIG. 7D with the mechanical conductor membrane in a high-capacitance position.



FIG. 8 illustrates a cross-sectional side view of a MEMS capacitor according to one embodiment where the membrane is insulated from a voltage reference.



FIG. 9 illustrates a top view of an embodiment of a MEMS capacitor with a relatively uniform post spacing for the membrane.


FIG. 9B1 illustrates a top view of an embodiment of a MEMS capacitor with relatively wide post spacing for a first portion of the membrane and a relatively tight post spacing for a second portion of the membrane.


FIG. 9B2 illustrates a top view of another embodiment of a MEMS capacitor with relatively wide post spacing for a first portion of the membrane and a relatively tight post spacing for a second portion of the membrane.


FIG. 9C1 illustrates a top view of an embodiment of a MEMS capacitor with two separate membranes and with different post spacing for each membrane.


FIG. 9C2 illustrates a top view of another embodiment of a MEMS capacitor with two separate membranes and with different post spacing for each membrane.



FIG. 9D illustrates a top view of an embodiment of a MEMS capacitor with two separate membranes and the same post spacing for each of the illustrated membranes.



FIG. 10A illustrates an example of an expected return loss for an RF attenuator using a MEMS capacitor.



FIG. 10B illustrates an example of an expected insertion loss for an RF attenuator using a MEMS capacitor.



FIG. 11 illustrates an example of a MEMS capacitor in an RF attenuator.



FIGS. 12A, 12B, and 12C illustrate examples of simplified equivalent circuits for a MEMS capacitor.



FIGS. 13A to 13I illustrate a process to fabricate a MEMS capacitor.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

Although particular embodiments are described herein, other embodiments, including embodiments that do not provide all of the benefits and features set forth herein, will be apparent to those of ordinary skill in the art.


A selectable capacitance circuit can be used in a wide variety of applications. For example, the selectable capacitance circuit can be used in an RF attenuator or in an RF switch. The selectable capacitance can be used to select an amount of RF attenuation, to select an amount of impedance mismatch for an RF switch, and the like. An attenuator or a switch fabricated from a MEMS device advantageously exhibits relatively wide-bandwidth operation with relatively low-loss and superior RF characteristics in comparison to diode and FET switches. MEMS devices also typically require relatively low drive power and can exhibit relatively low series resistance.


While generally described with reference to FIGS. 1 to 6C in the context of an interferometric modulator display, the skilled artisan will appreciate that the principles of the relative movement of one or both of the conductive plates or membranes of a MEMS device for a display will also be applicable to a MEMS capacitor.


The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the embodiments may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.


One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in FIG. 1. In these devices, the pixels are in either a bright or dark state. In the bright (“on” or “open”) state, the display element reflects a large portion of incident visible light to a user. When in the dark (“off” or “closed”) state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the “on” and “off” states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.



FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, the movable layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.


The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable and highly reflective layer 14a is illustrated in a relaxed position at a predetermined distance from a fixed partially reflective layer 16a. In the interferometric modulator 12b on the right, the movable highly reflective layer 14b is illustrated in an actuated position adjacent to the fixed partially reflective layer 16b.


The fixed layers 16a, 16b are electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more layers each of chromium and indium-tin-oxide onto a transparent substrate 20. The layers are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the deformable metal layers 14a, 14b are separated from the fixed metal layers by a defined gap 19. A highly conductive and reflective material such as aluminum may be used for the deformable layers, and these strips may form column electrodes in a display device.


With no applied voltage, the cavity 19 remains between the layers 14a, 16a and the deformable layer is in a mechanically relaxed state as illustrated by the pixel 12a in FIG. 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable layer is deformed and is forced against the fixed layer (a dielectric material which is not illustrated in this Figure may be deposited on the fixed layer to prevent shorting and control the separation distance) as illustrated by the pixel 12b on the right in FIG. 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.



FIGS. 2 through 5 illustrate one exemplary process and system for using an array of interferometric modulators in a display application.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.


In one embodiment, the processor 21 is also configured to communicate with an array controller 22. In one embodiment, the array controller 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of FIG. 3, the movable layer does not relax completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the relaxed or actuated state. This is referred to herein as the “hysteresis window” or “stability window.” For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the “stability window” of 3-7 volts in this example. This feature makes the pixel design illustrated in FIG. 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.


In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.



FIGS. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3×3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to −Vbias, and the appropriate row to +ΔV, which may correspond to −5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or −Vbias. As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to −ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to −Vbias, and the appropriate row to the same −ΔV, producing a zero volt potential difference across the pixel.



FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3×3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.


In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a “line time” for row 1, columns 1 and 2 are set to −5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to −5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to −5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or −5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the systems and methods described herein.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.


The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 44, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding, and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.


The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein. In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art. However, for purposes of describing the present embodiment, the display 30 includes an interferometric modulator display, as described herein.


The components of one embodiment of exemplary display device 40 are schematically illustrated in FIG. 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein. For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. [The conditioning hardware 52 may be configured to condition a signal (e.g. filter a signal).] The conditioning hardware 52 is connected to a speaker 44 and a microphone 46. The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design.


The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network. In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21. The antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11(a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.


In an alternative embodiment, the transceiver 47 can be replaced by a receiver. In yet another alternative embodiment, network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. For example, the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.


Processor 21 generally controls the overall operation of the exemplary display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.


In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40. Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 44, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.


The driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.


Typically, the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.


In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein. For example, in one embodiment, driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller). In another embodiment, array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display). In one embodiment, a driver controller 29 is integrated with the array driver 22. Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays. In yet another embodiment, display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).


The input device 48 allows a user to control the operation of the exemplary display device 40. In one embodiment, input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure- or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.


Power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery. In another embodiment, power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint. In another embodiment, power supply 50 is configured to receive power from a wall outlet.


In some implementations control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some cases control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.


The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGS. 7A-7C illustrate three different embodiments of the moving mirror structure. FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In FIG. 7B, the moveable reflective material 14 is attached to supports at the corners only, on tethers 32. In FIG. 7C, the moveable reflective material 14 is suspended from a deformable layer 34. This embodiment has benefits because the structural design and materials used for the reflective material 14 can be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 can be optimized with respect to desired mechanical properties. The production of various types of interferometric devices is described in a variety of published documents, including, for example, U.S. Published Application 2004/0051929. A wide variety of known techniques may be used to produce the above described structures involving a series of material deposition, patterning, and etching steps.


A microelectromechanical systems (MEMS) voltage-controlled capacitor and methods for forming the same are described. A mechanical conductor membrane of the voltage-controlled capacitor is movable to and from a first position and a second position. An amount of capacitance can vary with the movement of the mechanical conductor membrane. A MEMS voltage-controlled capacitor can be used in a variety of applications, such as, but not limited to, RF switches and RF attenuators.


An attenuator or a switch fabricated from a MEMS device advantageously exhibits relatively wide-bandwidth operation with relatively low-loss and superior RF characteristics in comparison to diode and FET switches. Further, these MEMS devices can also feature relatively low drive power and relatively low series resistance where used in coplanar waveguides.


One embodiment includes a MEMS capacitor with posts disposed between anchoring points of the membrane. The spacing of the posts can determine a pull-in voltage used to change the position of the membrane. A capacitor can be formed with one or more membranes having varying post spacing. This permits the pull-in voltage to vary for corresponding portions of membranes, thereby permitting the selective actuation of membranes or portions thereof. Accordingly, the amount of capacitance can vary at least partially in response to the control voltage.


One embodiment includes a capacitor with multiple membranes that are coupled to separate control biases. This permits the independent control of the multiple membranes, thereby allowing a relatively large range of capacitance to be selected. For example, the multiple membranes can be weighted in binary weights (powers of 2) to provide near linear selection of capacitance.


One embodiment is a voltage-controlled capacitor including: a substrate assembly with an input terminal, a control terminal, and a voltage reference terminal; voltage reference lines disposed on the substrate assembly, wherein at least one of the voltage reference lines is coupled to the voltage reference terminal; a mechanical conductor membrane spaced above the substrate assembly and coupled directly or indirectly to one or more of the voltage reference lines at opposing ends of the mechanical conductor membrane so that the opposing mechanical conductor membrane is anchored at two or more ends and so that the mechanical conductor membrane is AC coupled to the one or more voltage reference lines, wherein at least a portion of the mechanical conductor membrane is movable to and from a first position a first distance from a surface of the substrate assembly and a second position a second distance from the surface of the substrate assembly; one or more posts disposed between the substrate assembly and the mechanical conductor membrane and disposed between the two or more ends anchoring the mechanical conductor membrane, where the one or more posts support the mechanical conductor membrane; a signal conductor disposed on the substrate assembly, where the signal conductor is DC coupled to the control terminal; wherein a voltage on the control terminal at least partially controls the position of the mechanical conductor membrane; a layer of dielectric material disposed between a top surface of the signal conductor and the mechanical conductor membrane, where a gap exists between at least one of (a) the mechanical conductor membrane and the layer of dielectric material or (b) the layer of dielectric material and the signal conductor when the mechanical conductor membrane is in the first position, and substantially no gap exists when the mechanical conductor membrane is in the second position; and a coupling capacitor with a first terminal and a second terminal, where the first terminal is coupled to the input terminal and where the second terminal is coupled to the signal conductor.


One embodiment is a capacitor having a selectable capacitance, the capacitor including: a substrate assembly; a signal conductor on the substrate assembly, wherein the signal conductor forms a first electrode for the capacitor; a layer of dielectric material covering at least an upper surface of the signal conductor; and one or more mechanical conductor membranes spaced above the substrate assembly such that the signal conductor is disposed between the substrate assembly and the one or more mechanical conductor membranes, where the one or more mechanical conductor membranes form a second electrode for the capacitor, wherein at least two or more portions of the one or more mechanical conductor membranes are at least partially independently movable from a low capacitance position and a high capacitance position, such attainable positions include a discrete first capacitance position for at least a selected two portions of the mechanical conductor membranes, a discrete second capacitance position for the selected two portions of the mechanical conductor membranes, the discrete second capacitance position having more capacitance than the discrete first capacitance position, and a discrete third capacitance configuration having more capacitance than the discrete first capacitance position but less capacitance than the discrete second capacitance position, in the discrete third capacitance configuration, one of the selected two portions is in the discrete second capacitance position and the other is in the discrete first capacitance position, wherein the selected position is at least partially determined by a voltage on the signal conductor.



FIG. 7D illustrates a cross-sectional side view of a MEMS capacitor 700 with a mechanical conductor membrane 702 in a low capacitance position. FIG. 7E illustrates the same MEMS capacitor 700 in a high capacitance position. One process for fabricating the MEMS capacitor 700 will be described later in connection with FIGS. 13A to 13I. The MEMS capacitor 700 also includes a substrate assembly 704, voltage reference lines 706, 708, posts 710, a signal conductor 712, and a layer of dielectric material 714 disposed on the signal conductor 712.


In the illustrated embodiment, the voltage reference lines 706, 708 and the signal conductor 712 are formed on the substrate assembly 704 in a coplanar waveguide configuration. It will be understood that other structures, such as barrier layers, can also be present. Of course, the material for a barrier layer will depend on the materials used for the voltage reference lines 706, 708. For example, where the voltage reference lines 706, 708 are formed from copper, tantalum can be used as a diffusion barrier. The substrate assembly 704 can be formed from a variety of materials, such as glass, silicon, gallium arsenide, lithium niobate, indium phosphide, and the like. It should be noted that unlike the materials that should be used in an interferometric modulator for a display application, the materials used for the substrate assembly 704, the voltage reference lines 706, 708, and the signal conductor 712 do not need to be selected for relatively good transparency in the human visible spectrum. Rather, the materials can be selected based on electrical performance characteristics, cost, and the like. Examples of materials that can be used for the voltage reference lines 706, 708 and for the signal conductor 712 include silver, copper, gold, aluminum, or combinations thereof. In one embodiment, the material used for the voltage reference lines 706, 708 and for the signal conductor 712 is the same. The selected material is preferably a relatively good conductor, such as a material having a resistivity of less than 1×10−6 ohm-meters (Ω-m) or even more preferably, less than 0.1×10−6 ohm-meters (Ω-m).


The voltage reference lines 706, 708 provide a signal ground reference for the signal carried by the signal conductor 712. The signal ground should provide a relatively low impedance to ground for RF signals. It will be understood that such a signal ground can be, but does not have to be, at DC ground potential. In the embodiment illustrated in FIGS. 7D and 7E, the voltage reference lines 706, 708, and the mechanical conductor membrane 702 are at the same DC potential. In an embodiment that will be described later in connection with FIG. 8, different DC potentials can be used.


The signal conductor 712 carries the signal for which a selectable capacitance is provided. For example, the selectable capacitance can be used in an RF attenuator to select an amount of attenuation applied to the signal, can be used in an RF switch to select a path for the signal, and the like. A coupling capacitor can be used to isolate the RF signal from a control voltage that is also carried by the signal conductor 712. The control voltage can at least partially control the position of the mechanical conductor membrane 702 as described earlier in connection with FIG. 3.


In the illustrated embodiment, the layer of dielectric material 714 is formed on the signal conductor 712. In another embodiment, the layer of dielectric material 714 can be disposed on the bottom side (side facing the signal conductor 712) of the mechanical conductor membrane 702. A variety of materials can be used for the layer of dielectric material 714, such as, for example, silicon oxide, silicon nitride, and the like. The layer of dielectric material 714 prevents the mechanical conductor membrane 702 and the signal conductor 712 from electrically shorting when in the low capacitance position illustrated in FIG. 7E.


The mechanical conductor membrane 702 should also be formed from a conductive material. A wide variety of materials can be used. For example, the same materials used for the voltage reference lines 706, 708 and for the signal conductor 712 can be used. In addition, the mechanical conductor membrane 702 can also be formed from multiple layers of various materials selected to provide relatively good electrical and mechanical properties, such as stress.


Posts 710 can be formed from a variety of materials (conductive or dielectric), such as from polymers, metals, glasses, ceramics, and the like. In one embodiment, the posts 710 are formed from a photo-sensitive polymer for ease of fabrication. The posts 710 support the mechanical conductor membrane 702 such that in the low capacitance position, the mechanical conductor membrane 702 is a height h above a surface of the substrate. The height of the posts 710 (also h), the spacing between posts 710, and the tensile stress on the mechanical conductor membrane 702 can be used to select an appropriate pull-in voltage for the mechanical conductor membrane 702.


It will be understood by the skilled practitioner that the appropriate materials and dimensions to use for a particular MEMS capacitor 700 will depend on a variety of considerations such as cost, electrical performance requirements (such as frequency range), available size, desired pull-in voltages, and the like. In one embodiment, an appropriate thickness for the conductors for the voltage reference lines 706, 708 and for the signal conductor 712 is in a range of about 0.5 to 5 micrometers. An appropriate width w for the signal conductor 712 is in a range of about 25 micrometers to about 75 micrometers. An appropriate width L for the voltage reference lines 706, 708 is in a range of about 50 micrometers to about 250 micrometers. An appropriate distance g between one of the voltage reference lines 706, 708 and the signal conductor 712 is in a range of about 10 micrometers to about 50 micrometers. In one embodiment, an appropriate thickness for the layer of dielectric material 714 is in a range of about 0.1 to 0.5 micrometers. Other appropriate dimensions will be readily determined by one of ordinary skill in the art.


The mechanical conductor membrane 702 can move to and from a first position and a second position. As illustrated in FIG. 7D, there is a gap between the bottom of the mechanical conductor membrane 702 and the layer of dielectric material 714. The presence of this gap provides the MEMS capacitor 700 with relatively low capacitance in the position illustrated in FIG. 7D. When activated by an appropriate pull-in voltage between the mechanical conductor membrane 702 and the signal conductor 712, the mechanical conductor membrane 702 moves to a higher capacitance position as illustrated in FIG. 7E.



FIG. 8 illustrates a cross-sectional side view of a MEMS capacitor 800 according to one embodiment where a layer of dielectric material 802 insulates a mechanical conductor membrane 804 from a voltage reference. The layer of dielectric material 802 is disposed between the mechanical conductor membrane 804 and voltage reference lines 706, 708. This permits the voltage reference lines 706, 708 to be at a different DC electric potential than the mechanical conductor membrane 804. The mechanical conductor membrane 802 can be extended to contact a source for the DC bias as shown to the right of FIG. 8. It should be noted that one of or both voltage reference lines 706, 708 should still be coupled to a relatively good signal ground.


A wide variety of materials can be used for the layer of dielectric material 802. For example, the layer of dielectric material 802 can be formed from aluminum oxide, silicon oxide, silicon nitride, and the like. In one embodiment, the voltage reference line 708 is coupled to a DC ground, and the mechanical conductor membrane 804 is coupled to a DC bias relative to the bias on the signal conductor 712 for actuation of the position of the mechanical conductor membrane 804. This can permit, for example, DC isolated sections of a mechanical conductor membrane to be selectively activated or moved, thereby providing a relatively wide range of selectable capacitance. This can be useful in an RF attenuation application. In one example, the signal conductors and the mechanical conductor membranes are arranged in rows and columns and activated as described earlier in connection with FIGS. 5A and 5B.



FIG. 9 illustrates a top view of an embodiment of a MEMS capacitor 900 having a relatively uniform post spacing. For example, the top view of the MEMS capacitor 900 can correspond to the MEMS capacitor 800 described earlier in connection with FIG. 8. The illustrated portions of the MEMS capacitor 900 include voltage reference lines 902, 904, signal conductor 906, and posts 908. A dashed box 910 indicates a top view of the mechanical conductor membrane. In the illustrated embodiment, the dashed box 910 is drawn extending beyond the voltage reference line 904 for coupling to a source of a DC potential for biasing of the mechanical conductor membrane.


In one embodiment, where the capacitor is embodied in an RF attenuator or in an RF switch in a coplanar waveguide configuration, the RF signal can flow across the capacitor such that an RF input signal and an RF output signal can be coupled to terminals at opposing ends of the signal conductor 906. Such coupling can be, for example, via a coupling capacitor or other coupling that does not pass DC from a source of a control voltage.


With relatively consistent or uniform spacing, the entire movable portion of the mechanical conductive membrane can be expected to move from one position to another substantially simultaneously with itself.


FIG. 9B1 illustrates a top view of an embodiment of a MEMS capacitor with relatively wide post spacing for a first portion 912 of the mechanical conductor membrane 916 and relatively tight post spacing for a second portion 914 of the mechanical conductor membrane 916. FIG. 9B2 illustrates a top view of another embodiment of a MEMS capacitor with relatively wide post spacing for the first portion 912 of the mechanical conductor membrane 916 and relatively tight post spacing for the second portion 914 of the mechanical conductor membrane 916. A dashed line 918 is drawn approximately between the two portions.


It should be noted that although the mechanical conductor membrane 916 is in one piece such that the first portion 912 and the second portion 914 are portions of the same mechanical conductor membrane 916, the first portion 912 and the second portion 914 can independently move. By varying the heights (not shown) and/or the spacing between the posts, the pull-in voltage required can vary between the different portions. For example, with the same height for both the first portion 912 and the second portion 914, the first portion 912 will pull in at a lower actuation voltage than the second portion 914. In the embodiment of FIG. 9B1, the spacing varies in a direction parallel to the signal conductor. In the embodiment illustrated in FIG. 9B2, each column of posts 952 is spaced closer to a respective signal conductor 956 in the second portion 914 than are each column of posts 954 in the first portion 912.


Although two portions are shown in FIGS. 9B1 and 9B2, it will be understood that more portions, such as 3, 4, or more can be used. In one embodiment, the posts beneath the multiple portions of a mechanical conductor membrane 916 are arranged according to the desired selectability in capacitance.


FIG. 9C1 illustrates a top view of an embodiment of a MEMS capacitor with two separate membranes 922, 924 and with different post spacing for each membrane. FIG. 9C2 illustrates a top view of another embodiment of a MEMS capacitor with two separate membranes 922, 924 and with different post spacing for each membrane. For example, while the separate membranes 922, 924 can be tied to the same DC bias provided by common voltage reference lines, the membranes 922, 924 can actuate at different pull-in voltages thereby providing multiple selectivity of capacitance values. It will be understood that additional separate membranes can also be provided to provide additional selectability of capacitance. In the embodiment illustrated in FIG. 9C2, each column of posts 962 is spaced closer to a respective signal conductor 966 for the second membrane 924 than are each column of posts 964 of the first membrane 922.



FIG. 9D illustrates a top view of an embodiment of a MEMS capacitor with two separate mechanical conductor membranes 932, 934 and the same post spacing for the illustrated mechanical conductor membranes. This configuration can provide additional control over the configurations described earlier in connection with FIGS. 9B1, 9B2, 9C1, and 9C2.


By using separate control biases on each of the illustrated mechanical conductor membranes 932, 934, each of the membranes 932, 934 can be independently pulled-in. These separate control biases are in addition to the control bias on the signal conductor. It will be understood that one of the separate control biases can correspond to ground. This increases the selectability provided by the capacitor. For example, the different mechanical conductor membranes 932, 934 can be binary-weighted, that is, approximately in powers of two by area. This can permit the amount of capacitance to be nearly linearly controlled. It should be noted that it may be necessary in some situations to move the membranes 932, 934 back to a low capacitance position between selected capacitance values. While illustrated in the context of two separate membranes 932, 934, the skilled practitioner will appreciate that additional numbers of membranes can be used.


The separate membranes 932, 934 can be isolated from each other's control voltage. For example, the configuration described earlier in connection with FIG. 8 illustrates such an isolation technique with the layer of dielectric material 802. With reference to FIG. 9D, a dielectric layer 936 can isolate one or more of the membranes 932, 934 from a direct current path with the underlying voltage reference lines, while still providing the membranes 932, 934 with a relatively good signal ground. In the illustrated embodiment, the dielectric layer 936 is shown disposed between each of the underlying voltage reference lines.


The membranes 932, 934 are coupled to a respective voltage source, which can include, for example, a DC bias, a ground reference, or a controlled or switched signal. For example, a voltage source can be coupled to a corresponding membrane using a variety of interconnection techniques, such as routing via a pad, an air bridge, and the like. For example, selected portions 938, 940 of the membranes 932, 934 can be formed at the same time as forming of the membranes 932, 934. In one embodiment, a MEMS capacitor combining DC control and varying post spacing for the mechanical conductor membrane can also be used.



FIG. 10A illustrates an example of an expected return loss for an RF attenuator using a MEMS capacitor. For example, as described earlier in connection with FIG. 9, an RF signal can be configured to flow across the MEMS capacitor. A horizontal axis indicates frequency with increasing frequency to the right. A vertical axis indicates return loss. The return loss corresponds to a ratio of an amplitude of the reflected wave to an amplitude of an incident wave and in FIG. 10A, the ratio is further represented in decibels. As illustrated in FIG. 10A, trace 1002 corresponds to the expected return loss of the RF attenuator with the attenuator in an “off” position, that is, when the mechanical conductor membrane 702 is in the low capacitance position illustrated for example in FIG. 7D. As illustrated by the trace 1002, the expected return loss is relatively low when the attenuator is “off,” so that the RF signal passes through the RF attenuator with the MEMS capacitor with relatively low attenuation.


Other traces 1004, 1006, 1008 correspond to the return loss of the RF attenuator with the MEMS capacitor wherein the mechanical conductor membrane 702 is “pulled in” to a relatively high capacitance position as illustrated for example in FIG. 7E. The other traces 1004, 1006, 1008 vary with respect to an amount of capacitance used in the estimation. It will be understood that the amounts of capacitance can vary depending on the geometry of a capacitor and/or for a capacitor having multiple portions or multiple separate membranes that can be at least partially independently actuated, for the amount of capacitance selected. For example, the capacitance corresponding to trace 1004 is greater than that used for trace 1006, which in turn is greater than the capacitance used for the trace 1008. As illustrated in the example, the return loss of the attenuator at relatively low frequencies can vary with the amount of capacitance exhibited by the attenuator.



FIG. 10B illustrates an example of an expected insertion loss for an RF attenuator using a MEMS capacitor. The insertion loss corresponds to the reciprocal of the ratio of the signal power provided at an output terminal of an RF attenuator to the signal power provided as an input to an input terminal of an RF attenuator. For example, the input and the output terminals can be on opposing ends of a signal conductor as described earlier in connection with FIG. 9. A horizontal axis indicates frequency, with increasing frequency to the right. A vertical axis indicates insertion loss in decibels.


A trace 1012 corresponds to an expected insertion loss for an RF attenuator with a MEMS capacitor with the mechanical conductor membrane 702 in a relatively low capacitance position illustrated, for example, in FIG. 7D. Other traces 1014, 1016, 1018 correspond to expected insertion losses for the RF attenuator when the mechanical conductor membrane 702 is in a relatively high capacitance position illustrated, for example, in FIG. 7E. The various traces 1014, 1016, 1018 correspond to expected insertion losses for varying amounts of capacitance. The corresponding capacitances for the trace 1014 is greater than the corresponding capacitance for the trace 1016, which in turn is greater than the corresponding capacitance for the trace 1018. Also, as illustrated by the example of FIG. 3B, as the capacitance of the RF attenuator is changed, the resonant frequency f0 of the RF attenuator should also change, and the insertion loss will typically be affected. This permits the insertion loss of an RF attenuator with a MEMS capacitor to be selected according to an amount of capacitance actuated.


For example, the resonant frequency f0 of the RF attenuator is based at least in part on the capacitance of the MEMS capacitor. The RF attenuator can be modeled by an RLC circuit 1102 as illustrated in FIG. 11. For example, a first terminal 1104 can correspond to an input terminal for the RF attenuator. A second terminal 1106 can correspond to an output terminal. The first terminal 1104 and the second terminal 1106 can be at opposing ends of the signal conductor. Resistances R model the resistance of the signal conductor. The RLC circuit 1102 models the selectable capacitance to signal ground provided by the MEMS capacitor.


Variation in the capacitance of the RF attenuator correspondingly varies the resonant frequency f0 of the RF attenuator. Accordingly, the resonant frequency of the variable attenuator can be controlled according to the control voltages for the MEMS capacitor applied to the RF attenuator. This permits, for example, an RF attenuator with a MEMS capacitor to be implemented as a tunable filter, wherein the resonant frequency of the filter can be modified or selected by a control circuit which controls one or more voltage levels applied to actuate one or more portions or membranes of the MEMS capacitor. In addition, one or more RF attenuators exhibiting different resonant frequencies can be implemented as a band pass or a notch filter.



FIGS. 12A, 12B, and 12C illustrate examples of simplified equivalent circuits for a MEMS capacitor. The membrane of the MEMS capacitor CMEMS 1202 can be coupled to ground as illustrated in FIG. 12A. A control bias selectively controls the amount of capacitance of the MEMS capacitor CMEMS 1202 by selectively pulling in the membrane. One or more signals can be capacitively coupled via a coupling capacitor CC 1204 to the MEMS capacitor CMEMS 1202. It will be understood that the input signal and the output signal can be separately coupled to the MEMS capacitor CMEMS 1202.



FIG. 12B illustrates where at least one membrane of a MEMS capacitor is not directly coupled to a DC ground. This permits independent control of the membranes of a MEMS capacitor having a plurality of membranes. For example, the configuration described earlier in connection with FIG. 8A can be used to place a control bias on a membrane. A first membrane has a selectable capacitance CMEMS1 1212 which is at least partially controlled by a control bias on the signal conductor (control A) and a control bias on the membrane (control B). A capacitance CS 1216 can be used to provide a signal ground for the first membrane. Such that the capacitance CS 1216 should not significantly affect the series combination of capacitance to signal ground, it will be understood that the amount of the capacitance CS 1216 should be relatively high compared to the amount of capacitance selectable from the selectable capacitance CMEMS1 1212.


A second membrane has a selectable capacitance CMEMS2 1214. In the illustrated circuit, the second membrane is coupled to ground and actuation is controlled by the control bias on the signal conductor (control A). One or more coupling capacitors CC 1218 can again be used to isolate the control bias from the signals. In one embodiment, the signal flows through a signal conductor that is common to different membranes modeled by selectable capacitance CMEMS1 1212 and selectable capacitance CMEMS2 1214. The second membrane can also be independently biased (control C) and AC coupled to a signal ground via a coupling capacitor CS 1218 as illustrated in FIG. 12C. In addition, there can be additional membranes with independent control biases.



FIGS. 13A to 131 illustrate a process to fabricate a MEMS capacitor, such as the MEMS capacitor illustrated in FIGS. 7D and 7E. It will be appreciated by the skilled practitioner that the illustrated process can be modified in a variety of ways. Advantageously, semiconductor fabrication techniques can be used to fabricate the MEMS capacitor. For example, in another embodiment, various portions of the illustrated process can be combined, can be rearranged in an alternate sequence, can be removed, and the like.



FIGS. 13A to 13I illustrates cross sections of a MEMS capacitor in various stages of fabrication. FIG. 13A illustrates a substrate assembly 1300 having conductive lines for the signal conductor 1302 and for voltage reference lines 1304, 1306 formed thereon. For example, the conductive lines can be formed by blanket deposition of a conductive material, such as aluminum, and by photoresist patterning and etching. In addition, where independent actuation of membranes is desired by separate control biases, at least one of the voltage reference lines 1304, 1306 can further be patterned into separate conductive lines.



FIG. 13B illustrates forming an insulating layer 1308 on the substrate assembly 1300. The insulating layer 1308 can be formed from a variety of materials, such as silicon oxide, silicon nitride, aluminum oxide and the like. Photolithography techniques can be used to pattern the insulating layer 1308 to leave portions 1310 of the insulating layer behind where desired as shown in FIG. 13C. In FIG. 13C, the insulating layer is shown left on the signal conductor 1302. Where independent membrane actuation is desired, the insulating layer can also be left on at least some of the voltage reference lines.


A blanket deposition of a sacrificial material 1312 is illustrated in FIG. 13D. This sacrificial material 1312 is eventually removed. Examples of sacrificial materials that are appropriate to use include silicon and molybdenum. Other materials will be readily determined by one of ordinary skill in the art. The sacrificial material 1312 is patterned for posts 1314 and for anchoring points 1316 for the membrane as shown in FIG. 13E.



FIG. 13F illustrates a blanket deposition of a material 1318 for posts. For example, the posts can be made from a photosensitive polymer material, that is, photoresist. For example, the photosensitive polymer material can be patterned to form the posts by light exposure through a photo mask and chemical development. Accordingly, the post material 1318 is removed and/or reduced in thickness from selected areas. For example, FIG. 13G illustrates removal of the post material from the anchor points 1316 for the membrane. Optionally, a chemical mechanical polishing can be performed to provide a flatness to an upper surface of the posts 1320 and the sacrificial material (not shown).



FIG. 13H illustrates blanket depositing of a material 1322 to form the mechanical conductive membrane. For example, aluminum can be deposited on the substrate assembly. The material 1322 can be patterned to form separate membranes and the like. In addition, relatively small holes can be patterned in the material 1322. These holes permit a gas etchant to access and remove remaining portions of the sacrificial material 1312 from underneath the membranes, resulting in the structure illustrated in FIG. 13I.


Various embodiments have been described above. Although described with reference to these specific embodiments, the descriptions are intended to be illustrative and are not intended to be limiting. Various modifications and applications may occur to those skilled in the art without departing from the true spirit and scope of the invention as defined in the appended claims.

Claims
  • 1. An apparatus having a selectable amount of capacitance, the apparatus comprising: at least two electrodes at least one of which is controllably movable with respect to the other to provide adjustability of a gap defined between the at least two electrodes, wherein at least one of the electrodes carries an RF signal, wherein the at least two electrodes comprise a first portion and a second portion;wherein the first portion of at least one of the electrodes is configured to be tensioned by a first plurality of posts with a first post spacing, wherein the first plurality of posts are located between a substrate and at least one of the electrodes; andwherein the second portion of at least one of the electrodes is configured to be tensioned by a second plurality of posts with a second post spacing, wherein the second plurality of posts are located between the substrate and at least one of the electrodes.
  • 2. The apparatus as defined in claim 1, further comprising a circuit configured to selectively apply a DC bias between two electrodes, at least one of which is the movable electrode, such that the circuit adjusts a size of the gap between the two electrodes.
  • 3. The apparatus as defined in claim 1, further comprising: a display;a processor that is in electrical communication with said display, said processor being configured to process image data; anda memory device in electrical communication with said processor.
  • 4. The apparatus of claim 3, further comprising a driver circuit configured to send at least one signal to said display.
  • 5. The apparatus of claim 4, further comprising a controller configured to send at least a portion of said image data to said driver circuit.
  • 6. The apparatus of claim 3, further comprising an image source module configured to send said image data to said processor.
  • 7. The apparatus of claim 6, wherein said image source module comprises at least one of a receiver, transceiver, and transmitter.
  • 8. The apparatus of claim 3, further comprising an input device configured to receive input data and to communicate said input data to said processor.
  • 9. A capacitor having a selectable amount of capacitance, the capacitor comprising: means for carrying an RF signal, the carrying means having a controllably adjustable gap; andmeans for tensioning at least part of the carrying means, wherein the carrying means comprises a first portion and a second portion, wherein the first portion is configured to be tensioned by a first plurality of posts with a first post spacing, and wherein the second portion is configured to be tensioned by a second plurality of posts with a second post spacing wherein the carrying means comprises at least two electrodes, at least one of which is movable with respect to the other.
  • 10. The capacitor as defined in claim 9, wherein the tensioning means comprises one or more posts disposed adjacent to a movable portion of the carrying means.
  • 11. The capacitor as defined in claim 9, wherein the carrying means comprises a deformable membrane.
  • 12. The capacitor as defined in claim 11, wherein the carrying means additionally comprises a circuit configured to selectively apply a DC bias.
  • 13. The capacitor as defined in claim 12, wherein the carrying means comprises a plurality of gaps between a conductive line configured to carry an RF signal and a conductive membrane.
  • 14. The capacitor as defined in claim 12, wherein the carrying means further comprises: means for selecting a DC bias; andmeans for applying the DC bias to the at least two electrodes.
  • 15. The capacitor as defined in claim 14, wherein the selecting means comprises a processor or a logic circuit.
  • 16. The capacitor as defined in claim 15, wherein the applying means comprises a switch.
  • 17. A method of selecting capacitance, the method comprising: adjusting a gap between at least two electrodes, wherein at least one of the electrodes carries an RF signal, wherein the at least two electrodes comprise a first portion and a second portion; andwherein the first portion is configured to be tensioned by a first plurality of posts with a first post spacing, and wherein the second portion is configured to be tensioned by a second plurality of posts with a second post spacing wherein adjusting the gap comprises adjusting a plurality of gaps between a conductive line configured to carry the RF signal and a plurality of electrodes.
  • 18. The method as defined in claim 17, wherein adjusting the gap further comprises: selecting a DC bias; andapplying the DC bias to the at least two electrodes.
  • 19. A method of manufacturing a capacitor having a selectable capacitance, the method comprising: forming a first electrode;forming a second electrode such that it is movable with respect to the first electrode to provide adjustability of a gap defined between the first electrode and the second electrode, wherein the first and second electrodes comprise a first portion and a second portion; andwherein the first portion is configured to be tensioned by a first plurality of posts with a first post spacing, and wherein the second portion is configured to be tensioned by a second plurality of posts with a second post spacing.
  • 20. The method as defined in claim 19, further comprising forming the first electrode from a non-transparent material.
  • 21. A capacitor produced in accordance with the method defined in claim 19.
CROSS-REFERENCE TO RELATED APPLICATION

This application claims the benefit under 35 U.S.C. § 119(e) of U.S. Provisional Application No. 60/613,409, filed Sep. 27, 2004, the entirety of which is hereby incorporated by reference. This application is a continuation-in-part application of U.S. application Ser. No. 11/134,222, filed May 20, 2005, the entirety of which is incorporated by reference herein, which also claims the benefit under 35 U.S.C. § 119(e) of U.S. Provisional Application No. 60/613,409, filed Sep. 27, 2004.

US Referenced Citations (371)
Number Name Date Kind
2534846 Ambrose et al. Dec 1950 A
3184600 Potter May 1965 A
3371345 Lewis Feb 1968 A
3410363 Schwartz Nov 1968 A
3439973 Paul et al. Apr 1969 A
3443854 Weiss May 1969 A
3653741 Marks Apr 1972 A
3656836 de Cremoux et al. Apr 1972 A
3746785 Te Velde Jul 1973 A
3813265 Marks May 1974 A
3955880 Lierke May 1976 A
4099854 Decker et al. Jul 1978 A
4228437 Shelton Oct 1980 A
4347983 Bodai Sep 1982 A
4377324 Durand et al. Mar 1983 A
4389096 Hori et al. Jun 1983 A
4392711 Moraw et al. Jul 1983 A
4403248 te Velde Sep 1983 A
4441791 Hornbeck Apr 1984 A
4445050 Marks Apr 1984 A
4459182 Te Velde Jul 1984 A
4482213 Piliavin et al. Nov 1984 A
4500171 Penz et al. Feb 1985 A
4519676 te Velde May 1985 A
4531126 Sadones Jul 1985 A
4566935 Hornbeck Jan 1986 A
4571603 Hornbeck et al. Feb 1986 A
4596992 Hornbeck Jun 1986 A
4615595 Hornbeck Oct 1986 A
4662746 Hornbeck May 1987 A
4663083 Marks May 1987 A
4681403 te Velde et al. Jul 1987 A
4710732 Hornbeck Dec 1987 A
4748366 Taylor May 1988 A
4786128 Birnbach Nov 1988 A
4790635 Apsley Dec 1988 A
4856863 Sampsell et al. Aug 1989 A
4857978 Goldburt et al. Aug 1989 A
4859060 Katagiri et al. Aug 1989 A
4900136 Goldburt et al. Feb 1990 A
4900395 Syverson et al. Feb 1990 A
4954789 Sampsell Sep 1990 A
4956619 Hornbeck Sep 1990 A
4965562 Verhulst Oct 1990 A
4977009 Anderson et al. Dec 1990 A
4982184 Kirkwood Jan 1991 A
5018256 Hornbeck May 1991 A
5022745 Zahowski et al. Jun 1991 A
5028939 Hornbeck et al. Jul 1991 A
5037173 Sampsell et al. Aug 1991 A
5044736 Jaskie et al. Sep 1991 A
5061049 Hornbeck Oct 1991 A
5075796 Schildkraut et al. Dec 1991 A
5078479 Vuilleumier Jan 1992 A
5079544 DeMond et al. Jan 1992 A
5083857 Hornbeck Jan 1992 A
5096279 Hornbeck et al. Mar 1992 A
5099353 Hornbeck Mar 1992 A
5124834 Cusano et al. Jun 1992 A
5126836 Um Jun 1992 A
5142405 Hornbeck Aug 1992 A
5142414 Koehler Aug 1992 A
5148157 Florence Sep 1992 A
5153771 Link et al. Oct 1992 A
5162787 Thompson et al. Nov 1992 A
5168406 Nelson Dec 1992 A
5170156 DeMond et al. Dec 1992 A
5172262 Hornbeck Dec 1992 A
5179274 Sampsell Jan 1993 A
5185660 Um Feb 1993 A
5192395 Boysel et al. Mar 1993 A
5192946 Thompson et al. Mar 1993 A
5206629 DeMond et al. Apr 1993 A
5214419 DeMond et al. May 1993 A
5214420 Thompson et al. May 1993 A
5216537 Hornbeck Jun 1993 A
5226099 Mignardi et al. Jul 1993 A
5228013 Bik Jul 1993 A
5231532 Magel et al. Jul 1993 A
5233385 Sampsell Aug 1993 A
5233456 Nelson Aug 1993 A
5233459 Bozler et al. Aug 1993 A
5244707 Shores Sep 1993 A
5254980 Hendrix et al. Oct 1993 A
5272473 Thompson et al. Dec 1993 A
5278652 Urbanus et al. Jan 1994 A
5280277 Hornbeck Jan 1994 A
5287096 Thompson et al. Feb 1994 A
5293272 Jannson et al. Mar 1994 A
5296950 Lin et al. Mar 1994 A
5304419 Shores Apr 1994 A
5305640 Boysel et al. Apr 1994 A
5311360 Bloom et al. May 1994 A
5312513 Florence et al. May 1994 A
5323002 Sampsell et al. Jun 1994 A
5324683 Fitch et al. Jun 1994 A
5325116 Sampsell Jun 1994 A
5326430 Cronin et al. Jul 1994 A
5327286 Sampsell et al. Jul 1994 A
5331454 Hornbeck Jul 1994 A
5339116 Urbanus et al. Aug 1994 A
5353114 Hansen Oct 1994 A
5358601 Cathey Oct 1994 A
5365283 Doherty et al. Nov 1994 A
5381253 Sharp et al. Jan 1995 A
5401983 Jokerst et al. Mar 1995 A
5411769 Hornbeck May 1995 A
5444566 Gale et al. Aug 1995 A
5446479 Thompson et al. Aug 1995 A
5448314 Heimbuch et al. Sep 1995 A
5450205 Sawin et al. Sep 1995 A
5452024 Sampsell Sep 1995 A
5454906 Baker et al. Oct 1995 A
5457493 Leddy et al. Oct 1995 A
5457566 Sampsell et al. Oct 1995 A
5459602 Sampsell Oct 1995 A
5459610 Bloom et al. Oct 1995 A
5461411 Florence et al. Oct 1995 A
5474865 Vasudev Dec 1995 A
5489952 Gove et al. Feb 1996 A
5497172 Doherty et al. Mar 1996 A
5497197 Gove et al. Mar 1996 A
5499037 Nakagawa et al. Mar 1996 A
5499062 Urbanus Mar 1996 A
5500635 Mott Mar 1996 A
5500761 Goossen et al. Mar 1996 A
5506597 Thompson et al. Apr 1996 A
5515076 Thompson et al. May 1996 A
5517347 Sampsell May 1996 A
5523803 Urbanus et al. Jun 1996 A
5526051 Gove et al. Jun 1996 A
5526172 Kanack Jun 1996 A
5526327 Cordova, Jr. Jun 1996 A
5526688 Boysel et al. Jun 1996 A
5530240 Larson et al. Jun 1996 A
5535047 Hornbeck Jul 1996 A
5548301 Kornher et al. Aug 1996 A
5550373 Cole et al. Aug 1996 A
5551293 Boysel et al. Sep 1996 A
5552924 Tregilgas Sep 1996 A
5552925 Worley Sep 1996 A
5559358 Burns et al. Sep 1996 A
5563398 Sampsell Oct 1996 A
5567334 Baker et al. Oct 1996 A
5570135 Gove et al. Oct 1996 A
5579149 Moret et al. Nov 1996 A
5580144 Stroomer Dec 1996 A
5581272 Conner et al. Dec 1996 A
5583688 Hornbeck Dec 1996 A
5589852 Thompson et al. Dec 1996 A
5591379 Shores Jan 1997 A
5597736 Sampsell Jan 1997 A
5600383 Hornbeck Feb 1997 A
5602671 Hornbeck Feb 1997 A
5606441 Florence et al. Feb 1997 A
5608468 Gove et al. Mar 1997 A
5610438 Wallace et al. Mar 1997 A
5610624 Bhuva Mar 1997 A
5610625 Sampsell Mar 1997 A
5619059 Li et al. Apr 1997 A
5619365 Rhoades et al. Apr 1997 A
5619366 Rhoads et al. Apr 1997 A
5629521 Lee et al. May 1997 A
5629790 Neukermans et al. May 1997 A
5636052 Arney et al. Jun 1997 A
5636185 Brewer et al. Jun 1997 A
5646768 Kaeriyama Jul 1997 A
5650881 Hornbeck Jul 1997 A
5654741 Sampsell et al. Aug 1997 A
5657099 Doherty et al. Aug 1997 A
5659374 Gale, Jr. et al. Aug 1997 A
5665997 Weaver et al. Sep 1997 A
5673139 Johnson Sep 1997 A
5683591 Offenberg Nov 1997 A
5699074 Sutherland et al. Dec 1997 A
5703710 Brinkman et al. Dec 1997 A
5710656 Goosen Jan 1998 A
5726480 Pister Mar 1998 A
5739945 Tayebati Apr 1998 A
5745193 Urbanus et al. Apr 1998 A
5745281 Yi et al. Apr 1998 A
5771116 Miller et al. Jun 1998 A
5784190 Worley Jul 1998 A
5784212 Hornbeck Jul 1998 A
5793504 Stoll Aug 1998 A
5808780 McDonald Sep 1998 A
5815141 Phares Sep 1998 A
5818095 Sampsell Oct 1998 A
5825528 Goosen Oct 1998 A
5835255 Miles Nov 1998 A
5842088 Thompson Nov 1998 A
5912758 Knipe et al. Jun 1999 A
5943158 Ford et al. Aug 1999 A
5945980 Moissev et al. Aug 1999 A
5986796 Miles Nov 1999 A
6028690 Carter et al. Feb 2000 A
6038056 Florence et al. Mar 2000 A
6040937 Miles Mar 2000 A
6049317 Thompson et al. Apr 2000 A
6055090 Miles Apr 2000 A
6061075 Nelson et al. May 2000 A
6099132 Kaeriyama Aug 2000 A
6100872 Aratani et al. Aug 2000 A
6113239 Sampsell et al. Sep 2000 A
6147790 Meier et al. Nov 2000 A
6160833 Floyd et al. Dec 2000 A
6180428 Peeters et al. Jan 2001 B1
6201633 Peeters et al. Mar 2001 B1
6222511 Stoller et al. Apr 2001 B1
6232936 Gove et al. May 2001 B1
6242989 Barber et al. Jun 2001 B1
6243149 Swanson et al. Jun 2001 B1
6275220 Nitta Aug 2001 B1
6282010 Sulzbach et al. Aug 2001 B1
6295048 Ward et al. Sep 2001 B1
6295154 Laor et al. Sep 2001 B1
6304297 Swan Oct 2001 B1
6307194 Fitzgibbons et al. Oct 2001 B1
6323982 Hornbeck Nov 2001 B1
6339417 Quanrud Jan 2002 B1
6395863 Geaghan May 2002 B2
6424094 Feldman Jul 2002 B1
6447126 Hornbeck Sep 2002 B1
6465355 Horsley Oct 2002 B1
6466354 Gudeman Oct 2002 B1
6466358 Tew Oct 2002 B2
6473072 Comiskey et al. Oct 2002 B1
6473274 Maimone et al. Oct 2002 B1
6480177 Doherty et al. Nov 2002 B2
6496122 Sampsell Dec 2002 B2
6545335 Chua et al. Apr 2003 B1
6548908 Chua et al. Apr 2003 B2
6549195 Hikida et al. Apr 2003 B2
6549338 Wolverton et al. Apr 2003 B1
6552840 Knipe Apr 2003 B2
6574033 Chui et al. Jun 2003 B1
6589625 Kothari et al. Jul 2003 B1
6600201 Hartwell et al. Jul 2003 B2
6606175 Sampsell et al. Aug 2003 B1
6625047 Coleman, Jr. Sep 2003 B2
6630786 Cummings et al. Oct 2003 B2
6632698 Ives Oct 2003 B2
6643069 Dewald Nov 2003 B2
6650455 Miles Nov 2003 B2
6666561 Blakley Dec 2003 B1
6670864 Hyvönen et al. Dec 2003 B2
6674090 Chua et al. Jan 2004 B1
6674562 Miles et al. Jan 2004 B1
6680792 Miles Jan 2004 B2
6710908 Miles et al. Mar 2004 B2
6741377 Miles May 2004 B2
6741384 Martin et al. May 2004 B1
6741503 Farris et al. May 2004 B1
6747785 Chen et al. Jun 2004 B2
6747800 Lin Jun 2004 B1
6762873 Coker et al. Jul 2004 B1
6775174 Huffman et al. Aug 2004 B2
6778155 Doherty et al. Aug 2004 B2
6794119 Miles Sep 2004 B2
6811267 Allen et al. Nov 2004 B1
6819469 Koba Nov 2004 B1
6822628 Dunphy et al. Nov 2004 B2
6829132 Martin et al. Dec 2004 B2
6853129 Cummings et al. Feb 2005 B1
6855610 Tung et al. Feb 2005 B2
6859218 Luman et al. Feb 2005 B1
6861277 Monroe et al. Mar 2005 B1
6862022 Slupe Mar 2005 B2
6862029 D'Souza et al. Mar 2005 B1
6867896 Miles Mar 2005 B2
6870581 Li et al. Mar 2005 B2
6870654 Lin et al. Mar 2005 B2
6882458 Lin et al. Apr 2005 B2
6882461 Tsai et al. Apr 2005 B1
6912022 Lin et al. Jun 2005 B2
6952303 Lin et al. Oct 2005 B2
6958847 Lin Oct 2005 B2
6965349 Livingston et al. Nov 2005 B2
7002441 Pillans et al. Feb 2006 B2
7085121 Lynch et al. Aug 2006 B2
7123216 Miles Oct 2006 B1
7126447 Kawai Oct 2006 B2
7138984 Miles Nov 2006 B1
7151320 Shizuno Dec 2006 B2
7202885 Motohashi Apr 2007 B2
7272885 Pobanz et al. Sep 2007 B2
7280265 Miles Oct 2007 B2
20010003487 Miles Jun 2001 A1
20010050666 Huang et al. Dec 2001 A1
20010054937 Hyvonen Dec 2001 A1
20020012159 Tew Jan 2002 A1
20020015215 Miles Feb 2002 A1
20020024711 Miles Feb 2002 A1
20020041264 Quanrud Apr 2002 A1
20020054424 Miles May 2002 A1
20020075555 Miles Jun 2002 A1
20020126364 Miles Sep 2002 A1
20020149828 Miles Oct 2002 A1
20020171517 Guo et al. Nov 2002 A1
20020171610 Siwinski et al. Nov 2002 A1
20020175284 Vilain Nov 2002 A1
20020181208 Credelle et al. Dec 2002 A1
20020186209 Cok Dec 2002 A1
20030004272 Power Jan 2003 A1
20030043157 Miles Mar 2003 A1
20030072070 Miles Apr 2003 A1
20030107805 Street Jun 2003 A1
20030112507 Divelbiss et al. Jun 2003 A1
20030117382 Pawlowski et al. Jun 2003 A1
20030122079 Pobanz et al. Jul 2003 A1
20030122773 Washio et al. Jul 2003 A1
20030128197 Turner et al. Jul 2003 A1
20030141453 Reed et al. Jul 2003 A1
20030173504 Cole et al. Sep 2003 A1
20030202264 Weber et al. Oct 2003 A1
20030202265 Reboa et al. Oct 2003 A1
20030202266 Ring et al. Oct 2003 A1
20040024580 Salmonsen et al. Feb 2004 A1
20040051929 Sampsell et al. Mar 2004 A1
20040054490 Bradley et al. Mar 2004 A1
20040058532 Miles et al. Mar 2004 A1
20040080807 Chen et al. Apr 2004 A1
20040125281 Lin et al. Jul 2004 A1
20040145049 McKinnell et al. Jul 2004 A1
20040145811 Lin et al. Jul 2004 A1
20040147056 McKinnell et al. Jul 2004 A1
20040147198 Lin et al. Jul 2004 A1
20040150939 Huff Aug 2004 A1
20040160143 Shreeve et al. Aug 2004 A1
20040174583 Chen et al. Sep 2004 A1
20040175577 Lin et al. Sep 2004 A1
20040179281 Reboa Sep 2004 A1
20040207897 Lin Oct 2004 A1
20040209192 Lin et al. Oct 2004 A1
20040209195 Lin Oct 2004 A1
20040212026 Van Brocklin et al. Oct 2004 A1
20040217378 Martin et al. Nov 2004 A1
20040217919 Pichl et al. Nov 2004 A1
20040218251 Piehl et al. Nov 2004 A1
20040218334 Martin et al. Nov 2004 A1
20040218341 Martin et al. Nov 2004 A1
20040227493 Van Brocklin et al. Nov 2004 A1
20040240032 Miles Dec 2004 A1
20040240138 Martin et al. Dec 2004 A1
20040245588 Nikkel et al. Dec 2004 A1
20040263944 Miles et al. Dec 2004 A1
20050001828 Martin et al. Jan 2005 A1
20050002082 Miles Jan 2005 A1
20050003667 Lin et al. Jan 2005 A1
20050017177 Tai et al. Jan 2005 A1
20050017942 Tsujino et al. Jan 2005 A1
20050024557 Lin Feb 2005 A1
20050035699 Tsai Feb 2005 A1
20050036095 Yeh et al. Feb 2005 A1
20050036192 Lin et al. Feb 2005 A1
20050038950 Adelmann Feb 2005 A1
20050042117 Lin Feb 2005 A1
20050046922 Lin et al. Mar 2005 A1
20050046948 Lin Mar 2005 A1
20050057442 Way Mar 2005 A1
20050068583 Gutkowski et al. Mar 2005 A1
20050068605 Tsai Mar 2005 A1
20050068606 Tsai Mar 2005 A1
20050069209 Damera-Venkata et al. Mar 2005 A1
20050078348 Lin Apr 2005 A1
20050134962 Verghese Jun 2005 A1
20050168849 Lin Aug 2005 A1
20050195462 Lin Sep 2005 A1
20050202649 Hung et al. Sep 2005 A1
20060052144 Motohashi Mar 2006 A1
20070132843 Miles Jun 2007 A1
Foreign Referenced Citations (27)
Number Date Country
0261897 Mar 1988 EP
0608056 Jul 1994 EP
0667548 Aug 1995 EP
0 725 380 Aug 1996 EP
0986077 Mar 2000 EP
1067805 Jan 2001 EP
3109524 May 1991 JP
405275401 Oct 1993 JP
1996-021967 Jan 1996 JP
08-213282 Aug 1996 JP
1997-082569 Mar 1997 JP
10161630 Jun 1998 JP
2002-084148 Mar 2002 JP
2004-172504 Aug 2004 JP
WO 9429840 Dec 1994 WO
WO 9530924 Nov 1995 WO
WO 9717628 May 1997 WO
WO 9952006 Oct 1999 WO
WO 9952006 Oct 1999 WO
WO 02063602 Aug 2002 WO
WO 03007049 Jan 2003 WO
WO 03069413 Aug 2003 WO
WO 03073151 Sep 2003 WO
WO 2004006003 Jan 2004 WO
WO 2004026757 Apr 2004 WO
WO 2004066256 Aug 2004 WO
WO 2004075526 Sep 2004 WO
Related Publications (1)
Number Date Country
20060077617 A1 Apr 2006 US
Provisional Applications (1)
Number Date Country
60613409 Sep 2004 US
Continuation in Parts (1)
Number Date Country
Parent 11134222 May 2005 US
Child 11216955 US