Claims
- 1. An apparatus comprising:
- an array of integrated circuit packages, each integrated circuit package comprising N die, wherein N is greater than 0;
- a plurality of chip select lines, wherein M rows of chip select lines are coupled to each integrated circuit package, wherein M.gtoreq.N, wherein each die is coupled to a corresponding one of the M row chip select lines;
- a decoder for selecting a selected die in response to chip select data; and
- logic circuitry for providing the chip select data to the decoder, wherein the logic circuitry modifies a row portion of the chip select data when M>N to ensure that the decoder only selects chip select lines coupled to corresponding dies.
- 2. The apparatus of claim 1 wherein the logic circuitry further comprises a multiplier.
- 3. The apparatus of claim 1, wherein the logic circuitry multiplies the row portion of the chip select data by M, if N=1.
- 4. The apparatus of claim 1 wherein N.gtoreq.2.
- 5. The apparatus of claim 1, wherein each die is a memory device.
- 6. The apparatus of claim 1, wherein the logic circuitry further comprises:
- a register for storing the chip select data; and
- a multiplier circuit for multiplying at least a portion of the chip select data by an integer value.
- 7. An apparatus comprising:
- an array of integrated circuit packages, each integrated circuit package comprising N die, wherein N is greater than 0;
- a plurality of chip column select lines, each chip column select line corresponding to a column of the array, each chip column select line coupled to every die within every integrated circuit package in a same column of the array;
- a plurality of chip row select lines, wherein each integrated circuit package within a same row of the array is coupled to a same M chip row select lines, wherein each die within the same row of the array is coupled to a corresponding one of the M chip row select lines, wherein M.gtoreq.N;
- a decoder for decoding chip select data to select a die at a selected chip row select line and selected chip column select line; and
- logic circuitry for providing the chip select data, wherein the logic circuitry modifies a row portion of the chip select data when M>N to ensure that the decoder only selects chip row select lines coupled to die.
- 8. The apparatus of claim 7 wherein the logic circuitry further comprises a multiplier.
- 9. The apparatus of claim 7, wherein the logic circuitry multiplies the row portion of the chip select data by M, if N=1.
- 10. The apparatus of claim 7 wherein N.gtoreq.2.
- 11. (New) The apparatus of claim 7, wherein each die is a memory device.
- 12. The apparatus of claim 7, wherein the logic circuitry further comprises:
- a register for storing the chip select data; and
- a multiplier circuit for multiplying at least a portion of the chip select data by an integer value.
- 13. A method of selecting a selected die from an array of integrated circuit packages, comprising the steps of:
- a) decoding column select data to select a selected chip column select line, wherein each integrated circuit package within a same column of the array is coupled to a same chip column select line, wherein each integrated circuit package comprises N die;
- b) decoding row select data to select a selected chip row select line, wherein each integrated circuit within a same row of the array is coupled to a same M chip row select lines, wherein each die within the same row of the array is coupled to a corresponding one of the M chip row select lines, wherein M.gtoreq.N; and
- c) modifying the row select data before step b) if M>N to ensure that only chip row lines coupled to a corresponding die are selected.
- 14. The method of claim 13, wherein step c) further comprises the step of:
- i) multiplying the row select data by an integer value if M>N.
- 15. The apparatus of claim 13, wherein the logic circuitry multiplies the row portion of the chip select data by M, if N=1.
- 16. The method of claim 13 wherein N.gtoreq.2.
- 17. The method of claim 13, wherein each die is a memory device.
- 18. The method of claim 13 wherein step c) further comprises the step of shifting the row select data.
Parent Case Info
This is a continuation of application Ser. No. 08/384,862, filed Feb. 7, 1995, now abandoned.
US Referenced Citations (15)
Non-Patent Literature Citations (2)
Entry |
-"DD28F032SA 32-MBit (2Mbit x 16, 4 MBit x 8) Flashfile.TM.Memory," Flash Memory, Vol. I, 1994, Intel Corporation, pp. 3-1 through 3-5 (Oct. 1993). |
-"28F016SA 16 MBit (1 MBit x 16, 2 MBit x 8) Flashfile.TM.Memory," Flash Memory, Vol. I, 1994, Intel Corporation, pp. 3-6 through 3-48 (Oct. 1993). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
384862 |
Feb 1995 |
|