International Search Report mailed Dec. 10, 2001 in corresponding PCT application No. PCT/SE01/01803. |
International Preliminary Examination Report completed Jul. 16, 2002 in corresponding PCT application No. PCT/SE01/01803. |
Erdo{haeck over (g)}an et al, WA 18.1 -A 12b Digital-Background-Calibrated Algorithmic ADC with -90dB THD:, 1999, IEEE International Solid-State Circuits Conference. |
Kwak et al, “A 15-b, 5-Msample/s Low-Spurious CMOS ADC”, 1999, IEEE Journal of Solid-State Circuits, vol. 32, No. 12, Dec. 1997, pp. 1866-1875. |
Razavi, “Design of Analog CMOS Integrated Circuits” Preview Edition, McGraw-Hill Higher Education. |
Ming et al, “MP 2.5 -An 8b 80Msample/s Pipelined ADC with Background Calibration”, 2000, ISSCC 2000/Session 2/Nyquist-Rate Data Converters/Paper MP 2.5, IEEE International Solid-State Circuits Conference. |
Ingino et al, “A Continuously Calibrated 12-b, 10-MS/s, 3.3-V A/D Converter”, IEEE Journal of Solid-State Circuits, vol. 33, No. 12, Dec. 1998, pp. 1920-1931. |
Moon et al, “Background Digital Calibration Techniques for Pipelined ADC's”, IEEE Transactions on Circuits and Systems -II; Analog and Digital Signal Processing, vol. 44, No. 2, Feb. 1997, pp. 102-109. |