Claims
- 1. A double-gate MOSFET comprising:
- a semiconductor substrate having an upper surface,
- a silicon dioxide layer on said upper surface, said silicon dioxide layer having an opening therein, an epitaxial semiconductor structure formed from said opening,
- said semiconductor structure having a channel region between a drain region and source region, the source region, the drain region and the channel region each having a thickness, the thickness of the source region and the thickness of the drain region each being greater than the thickness of the channel region,
- first and second oxide layers of about 100 .ANG. or less in thickness on first and second juxtaposed major surfaces of the channel region,
- said channel region having top and bottom gate electrodes formed on said first and second oxide layers, wherein said top and bottom gate electrodes are self-aligned to each other and to said channel region.
- 2. The double-gate MOSFET of claim 1, wherein said first and second juxtaposed major surfaces of said channel region are substantially parallel with the upper surface of said semiconductor substrate.
- 3. The double-gate MOSFET of claim 1, wherein said semiconductor substrate is selected from the group consisting of silicon, germanium and alloys thereof.
- 4. The double-gate MOSFET of claim 1, wherein said channel region is undoped.
- 5. The double-gate MOSFET of claim 4, wherein said substrate is doped P type and said source region is doped n type, whereby a pn junction is formed between said substrate and said source region.
- 6. The double-gate MOSFET of claim 1, wherein said channel region is formed by selective epitaxial growth in an empty region between two dielectric regions.
- 7. The double-gate MOSFET of claim 1, wherein the channel region is constructed of single crystal silicon.
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation in part of application Ser. No. 08/276,072, filed Jul. 15, 1994 now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5315143 |
Tsuji |
May 1994 |
|
5461250 |
Burghartz et al. |
Oct 1995 |
|
Non-Patent Literature Citations (1)
Entry |
"Ultrafast Low-Power Operation of p.sup.+ -n.sup.+ Double-Gate SOI MOSFETs" T. Tanaka et al 1994 Sym. on VLSI Techn.Dig.ofTech.Papers pp. 11-12 No Month. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
276072 |
Jul 1994 |
|