Electrosprays are aerosols of charged particles (droplets, or ions) that are electrostatically extracted from an electrically conductive liquid. As shown in
Microfabricated electrospray devices are used in many fields, including, among others: chemical and biochemical analysis for mass spectrometry, focused ion beam instruments (as a liquid metal ion source), low thrust electric propulsion (e.g. satellite propulsion), deposition instruments for nanoscale structures (e.g. textiles, highly porous drug carriers, and nebulizers), and ambient atmospheric charge neutralizers.
Existing microfabricated electrospray devices are formed as microelectromechanical systems (MEMS) using appropriate techniques known in the art. These systems include the fluid reservoir and emitters on one wafer, and the extractor with apertures on another wafer, where the two wafers are carefully bonded, so the emitters and apertures align.
As shown in
Disclosed embodiments avoid misalignment by providing self-aligning electrospray devices, in which the fabrication technique ensures that emitters are precisely aligned with extractor apertures.
Thus, a first embodiment is a self-aligned electrospray device. The device includes a silicon wafer that provides the emitters. The silicon waver has, deposited on a top surface thereof, a layer of electrically insulating material the provides a physical gap between the emitters and the extractor. Deposited thereon is a layer of electrically conducting material, which provides the extractor. The silicon wafer and the deposited layers have openings or through-holes provided therein to permit passage of the aerosol, and the electrically insulating layer is undercut to promote formation of a Taylor cone. The device further includes a fluid reservoir, coupled to a bottom surface of the silicon wafer, for containing fluid. The device also includes a circuit, for providing an electric potential difference, coupled between the layer of electrically conducting material and the fluid reservoir.
A second embodiment is a method of making a self-aligned electrospray device. The method includes forming a silicon wafer having deposited or otherwise disposed on a first or top surface thereof a layer of electrically insulating material. A layer of electrically conducting material is deposited or otherwise disposed on the electrically insulating material. The silicon wafer and the deposited layers have through holes. The method next includes undercutting the electrically insulating material. The method then includes mounting or otherwise coupling a bottom surface of the silicon wafer to a fluid reservoir for containing fluid. The method further includes providing a circuit, for providing an electric potential difference, between the layer of electrically conducting material and the fluid reservoir.
In some embodiments, forming the silicon wafer and the deposited layers comprises using a Bosch (or Bosch-like) technique. Such embodiments include depositing, on the top surface of the silicon wafer, the layer of electrically insulating material; depositing, on the electrically insulating material, the layer of electrically conducting material; depositing, on the layer of electrically conducting material, a layer of photoresist having an aperture pattern; etching the aperture pattern through the deposited layers; etching the silicon wafer using a Bosch process to expose emitters that are each self-aligned with a corresponding aperture in the pattern; and thinning the silicon wafer to expose the emitters as the bottom surface of the silicon wafer.
In some embodiments, forming the silicon wafer and the deposited layers comprises using a metal-assisted chemical etching (MACE) technique. Such embodiments include depositing, on the top surface of the silicon wafer, the layer of electrically insulating material; depositing, on the layer of electrically insulating material, a layer of photoresist having an aperture pattern; etching the aperture pattern through the deposited layer; depositing the layer of electrically conducting material on the etched surface; etching through the etched pattern using metal-assisted chemical etching; and thinning the silicon wafer through any residual electrically conducting material to expose the emitters as the bottom surface of the silicon wafer.
Some embodiments include, before thinning the silicon wafer, reducing diameters of one or more emitter holes using thermal oxidation or selective silicon-based epitaxy.
It is appreciated that other embodiments may form the required silicon wafer, electrically insulating layer, and electrically conducting layer using other techniques known in the art.
The manner and process of making and using the disclosed embodiments may be appreciated by reference to the drawings.
Before proceeding with a discussion of the concepts, systems, device, circuits and techniques described herein, some introductory concepts and terminology are first provided.
Various embodiments of the concepts systems and techniques are described herein with reference to the related drawings. Alternative embodiments can be devised without departing from the scope of the described concepts. It is noted that various connections and positional relationships (e.g., over, below, adjacent, etc.) are set forth between elements in the following description and in the drawings. These connections and/or positional relationships, unless specified otherwise, can be direct or indirect, and the present invention is not intended to be limiting in this respect. Accordingly, a coupling of entities can refer to either a direct or an indirect coupling, and a positional relationship between entities can be a direct or indirect positional relationship. As an example of an indirect positional relationship, references in the present description to element or structure “A” over element or structure “B” include situations in which one or more intermediate elements or structures (e.g., element “C”) is between element “A” and element “B” regardless of whether the characteristics and functionalities of element “A” and element “B” are substantially changed by the intermediate element(s).
The following definitions and abbreviations are to be used for the interpretation of the claims and the specification.
As used herein, the terms “comprises,” “comprising,” “includes,” “including,” “has,” “having,” “contains” or “containing,” or any other variation thereof, are intended to cover a non-exclusive inclusion. For example, a method, article, or apparatus that comprises a list of elements is not necessarily limited to only those elements but can include other elements not expressly listed or inherent to such method, article, or apparatus.
Additionally, the term “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any embodiment or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other embodiments or designs. The terms “one or more” and “one or more” are understood to include any integer number greater than or equal to one, i.e. one, two, three, four, etc. The terms “a plurality” are understood to include any integer number greater than or equal to two, i.e. two, three, four, five, etc. The term “connection” can include an indirect “connection” and a direct “connection”.
References in the specification to “one embodiment,” “an embodiment,” “an example embodiment,” or variants of such phrases indicate that the embodiment described can include a particular feature, structure, or characteristic, but every embodiment can include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
Furthermore, it should be appreciated that relative, directional or reference terms (e.g. such as “above,” “below,” “left,” “right,” “top,” “bottom,” “vertical,” “horizontal,” “front,” “back,” “rearward,” “forward,” etc.) and derivatives thereof are used only to promote clarity in the description of the figures. Such terms are not intended as, and should not be construed as, limiting. Such terms may simply be used to facilitate discussion of the drawings and may be used, where applicable, to promote clarity of description when dealing with relative relationships, particularly with respect to the illustrated embodiments. Such terms are not, however, intended to imply absolute relationships, positions, and/or orientations. For example, with respect to an object or structure, an “upper” surface can become a “lower” surface simply by turning the object over. Nevertheless, it is still the same surface and the object remains the same. Also, as used herein, “and/or” means “and” or “or”, as well as “and” and “or.” Moreover, all patent and non-patent literature cited herein is hereby incorporated by references in their entirety.
The terms “disposed over,” “overlying,” “atop,” “on top,” “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, where intervening elements or structures (such as an interface structure) may or may not be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary elements or structures between the interface of the two elements.
In embodiments, the array of emitters 212 may be formed from a silicon wafer. That is, emitter substrate 204 in
In some embodiments, an emitter 212 can have a diameter or width W1 of approximately 500 nm. In some embodiments, an aperture 210 can have a diameter or width W2 of approximately 600 nm. In some embodiments, W2 can be about 20% larger than W1 (e.g., W2 can be between 15% and 25% larger than W1).
Referring to
Step 300 includes providing a silicon wafer 302 having a full thickness. The array of emitters of the device will be formed from a portion of this wafer. As used herein, “full thickness” refers to the thickness of wafer as manufactured. For example, if a 200 mm Si wafer is manufactured to be around 725 um thick, then its full thickness is 725 um. In some embodiments, wafer 302 has a full thickness in the range of 300 microns to 1 millimeter.
Step 310 includes depositing, on the top surface of a silicon wafer 302, a layer of electrically insulating material 304, which can include any of the electrically insulating materials described in connection with
Step 320 includes depositing, on a top surface of the layer of electrically conducting material 306, a layer of photoresist 308 having an aperture pattern. The aperture pattern is indicated as holes (e.g., hole 309) in the layer of photoresist 308 that expose a top surface of the underlying electrode layer 306 for use in etching. Thus, in this illustrative embodiment, the apertures are formed using a patterning technique. Those of ordinary skill in the art will appreciate, of course, that any additive or subtractive technique may be used to form or otherwise provide the apertures.
Step 330 includes etching the aperture pattern through the deposited layers 306 and 304. The processing of step 330 may be performed, for example, using “dry” reactive ion etching (RIE) or using “wet” chemical etching.
Step 340 includes etching the silicon wafer 302 using a Bosch, or Bosch-like, process to expose emitters that are each self-aligned with a corresponding aperture in the pattern. As used herein, “Bosch-like process” refers to an etching that creates features having a relatively high aspect ratio; that is, a relatively high ratio between the depth of a hole and its diameter.
Step 350 includes thinning the silicon wafer 302 to expose the emitters as the bottom surface of the silicon wafer. The thinning processing step 350 is complete when the emitters are exposed. Any thinning technique known in the art may be employed.
In some embodiments, the bottom surface thus exposed may be coupled to a fluid reservoir (e.g. reservoir 202 of
In some embodiments, prior to coupling the structure to a fluid reservoir, a processing step 360 can include undercutting the insulation layer 304 to provide space for the Taylor cone to form in the gap between each emitter and its corresponding extractor aperture. Undercutting may be performed, for example, by isotropically etching the insulation layer 304.
Step 345 includes growing or otherwise providing a structure on the inside of the apertures to reduce the diameter of the eventual emitters. For example, as shown in
Step 400 includes providing a silicon wafer 402 having a full thickness and may be substantially the same as processing step 300 of
Step 410 includes disposing (e.g. depositing or otherwise providing), on the top surface of the silicon wafer 402, a layer of electrically insulating material 404, e.g. any of the electrically insulating materials described in connection with
Step 420 includes depositing, on the layer of electrically insulating material, a layer of photoresist 406 having an aperture pattern. Step 420 may be the same as or similar to step 320 described above in conjunction with
Step 430 includes etching the aperture pattern through the deposited layers 406 and 404. This step produces the capillaries through which fluid will eventually traverse, and guarantees self-alignment of the emitters and the extractor apertures.
Step 440 includes depositing a layer of electrically conducting material 408 on the etched surface. This processing can include a non-conformal metal deposition. The extractor is formed on a top surface of the insulation layer 404 as a result of performing step 440, in manner which may be the same as or similar to the process described above in conjunction with
Step 450 includes etching through the pattern substrate using a metal-assisted chemical etching (MACE) technique. The MACE technique requires that metal be deposited in each capillary and is enabled by processing step 440. Thus, the process of
Step 460 includes thinning the silicon wafer 402 through any residual electrically conducting material 411 to expose the emitters as the bottom surface of the silicon wafer 402. The thinning step 460 is complete when the emitters are exposed. Any thinning technique known in the art may be employed. However, unlike the thinning step 350 of
Step 470 includes undercutting the insulation layer to provide space for the Taylor cone to form in the gap between each emitter and its corresponding extractor aperture. Undercutting may be performed, for example, by oxidizing the insulation layer 404 and may use substantially the same techniques as processing step 360 of
It is also appreciated that the processes of both
In the foregoing detailed description, various features of embodiments are grouped together in one or more individual embodiments for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, inventive aspects may lie in less than all features of each disclosed embodiment. It should also be appreciated that Elements of different embodiments described herein may be combined to form other embodiments not specifically set forth above. Various elements, which are described in the context of a single embodiment, may also be provided separately or in any suitable subcombination. Other embodiments not specifically described herein are also within the scope of the following claims.
Having described implementations which serve to illustrate various concepts, structures, and techniques which are the subject of this disclosure, it will now become apparent to those of ordinary skill in the art that other implementations incorporating these concepts, structures, and techniques may be used. Accordingly, it is submitted that that scope of the patent should not be limited to the described implementations but rather should be limited only by the spirit and scope of the following claims.
This application claims the benefit under 35 U.S.C. § 119 of provisional patent application No. 62/846,946 filed May 13, 2019, which is hereby incorporated by reference herein in its entirety.
This invention was made with Government support under Grant No. FA8702-15-D-0001 awarded by the U.S. Air Force. The Government has certain rights in the invention.
Number | Date | Country | |
---|---|---|---|
62846946 | May 2019 | US |