Claims
- 1. A heterojunction bipolar transistor device, comprising:
- (a) a substrate of semi-insulating semiconductor material having a first surface;
- (b) a doped collector layer over said first surface;
- (c) a doped base layer over said collector layer, said base layer of conductivity type opposite that of said collector layer;
- (d) a doped emitter layer over said base layer, said emitter layer of the same conductivity type as said collector;
- (e) an ohmic emitter contact layer over said emitter layer;
- (f) an insulator layer over said emitter contact layer, said insulator layer with edges aligned to said emitter contact layer;
- (g) an insulator sidewall covering the exposed vertical surfaces of said emitter contact layer and said insulator layer and extending a distance horizontally from said surfaces; and
- (h) a metal base contact layer covering said insulator layer, said insulator sidewall area and a portion of said base layer such that said base contact layer does not come into contact with said emitter layer or said emitter contact layer.
- 2. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said emitter layer is made of semiconductor material with a wider bandgap than said base layer semiconductor material.
- 3. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said emitter layer is made of semiconductor material with a narrower bandgap than said collector region semiconductor material.
- 4. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said metal base contact layer covering said insulator layer and said insulator sidewall area is in electrical contact with said metal base contact layer covering said portion of said base layer.
- 5. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said substrate is GaAs;
- (b) said collector layer is GaAs;
- (c) said base layer is GaAs; and
- (d) said emitter layer is Al.sub.x Ga.sub.1-x As.
- 6. The heterojunction bipolar transistor device of claim 5, wherein:
- (a) said collector layer is n-type;
- (b) said base layer is p-type; and
- (c) said emitter layer is n-type.
- 7. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said emitter contact layer is AuGe/Ni/Au.
- 8. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) the interface between said base layer and said collector layer is characterized by epitaxial growth of in situ doped semiconductor material on said substrate.
- 9. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) the interface between said emitter layer and said base layer is characterized by epitaxial growth of in situ doped semiconductor material on said base layer.
- 10. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) said insulator layer is covered with a metal ion mill mask layer.
- 11. The heterojunction bipolar transistor device of claim 10, wherein:
- (a) said metal ion mill mask layer is Ti.
- 12. The heterojunction bipolar transistor device of claim 10, wherein:
- (a) said metal ion mill mask is removed from regions not in an active area of said heterojunction bipolar transistor.
- 13. The heterojunction bipolar transistor device of claim 1, wherein:
- (a) regions of said collector layer not beneath an emitter region are made non-conductive by ion implantation.
Parent Case Info
This is a division of application Ser. No. 07/942,474, filed Sep. 9, 1992, now U.S. Pat. No. 5,344,786 issued on Sep. 6, 1994.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4889821 |
Selle et al. |
Dec 1989 |
|
4965650 |
Inada et al. |
Oct 1990 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
942474 |
Sep 1992 |
|