Claims
- 1. A bipolar transistor, comprising:
- (a) A semiconductor substrate comprising an active base region, a collector, and a sinker, the sinker being electrically isolated from the active base region, and further being electrically coupled to the collector, wherein the active base region's upper surface comprises a (100) silicon crystal surface;
- (b) a silicon oxide mask layer overlying the active base region;
- (c) an emitter opening located in the mask layer;
- (d) an emitter located in the active base region at the emitter opening, wherein the emitter comprises an edge which is aligned with a <100> silicon crystal direction;
- (e) an emitter contact electrically coupled to the emitter and extending laterally over the mask layer, wherein the emitter contact is formed of monocrystalline silicon; and
- (f) an inactive base region which surrounds the emitter and has an inner periphery aligned with the outer periphery of the emitter contact.
- 2. A bipolar transistor, comprising:
- (a) A semiconductor substrate comprising an active base region, a collector, and a sinker, the sinker being electrically isolated from the active base region, and further being electrically coupled to the collector, wherein the active base region's upper surface comprises a (100) silicon crystal surface;
- (b) a silicon oxide mask layer overlying the active base region;
- (c) an emitter opening located in the mask layer;
- (d) an emitter located in the active base region at the emitter opening, wherein the emitter comprises an edge which is aligned with a <100> silicon crystal direction;
- (e) an emitter contact electrically coupled to the emitter and extending laterally over the mask layer, wherein the emitter contact is formed of polycrystalline silicon; and
- (f) an inactive base region which surrounds the emitter and has an inner periphery aligned with the outer periphery of the emitter contact.
- 3. A high performance bipolar transistor comprising:
- (a) a semiconductor substrate comprising an active base region, a collector, and a sinker, the sinker being electrically isolated from the active base region, and further being electrically coupled to the collector, the collector underlying substantially all of the active base region, wherein the active base region's upper surface comprises a (100) silicon surface;
- (b) a silicon oxide mask layer overlying the active base region and a portion of the sinker;
- (c) an emitter opening located in the mask layer above the active base region, wherein the emitter opening defines an edge which is aligned with the <100> silicon crystal direction;
- (d) an emitter located in the active base region at the emitter opening;
- (e) an emitter contact electrically coupled to the emitter and extending laterally over the mask layer, the emitter contact surrounding the emitter and having an outer periphery, wherein the emitter contact comprises monocrystalline silicon;
- (f) an inactive base region which surrounds the emitter and has an inner periphery aligned with the outer periphery of the emitter contact; and
- (g) a sinker contact electrically coupled to the sinker, the sinker contact being located concentrically to the sinker and extending laterally over the surface of the mask layer.
- 4. A high performance bipolar transistor comprising:
- (a) a semiconductor substrate comprising an active base region, a collector, and a sinker, the sinker being electrically isolated from the active base region, and further being electrically coupled to the collector, the collector underlying substantially all of the active base region, wherein the active base region's upper surface comprises a (100) silicon surface;
- (b) a silicon oxide mask layer overlying the active base region and a portion of the sinker;
- (c) an emitter opening located in the mask layer above the active base region, wherein the emitter opening defines an edge which is aligned with the <100> silicon crystal direction;
- (d) an emitter located in the active base region at the emitter opening;
- (e) an emitter contact electrically coupled to the emitter and extending laterally over the mask layer, the emitter contact surrounding the emitter and having an outer periphery, wherein the emitter contact comprises polycrystalline silicon;
- (f) an inactive base region which surrounds the emitter and has an inner periphery aligned with the outer periphery of the emitter contact; and
- (g) a sinker contact electrically coupled to the sinker, the sinker contact being located concentrically to the sinker and extending laterally over the surface of the mask layer.
- 5. A high performance bipolar transistor comprising:
- (a) a semiconductor substrate comprising an active base region, a collector, and a sinker, the sinker being electrically isolated from the active base region, and further being electrically coupled to the collector, the collector underlying substantially all of the active base region;
- (b) a silicon oxide mask layer overlying the active base region and a portion of the sinker;
- (c) an emitter opening located in the mask layer above the active base region, wherein the emitter opening defines an edge which is aligned with the <100> silicon crystal direction;
- (d) an emitter located in the active base region at the emitter opening;
- (e) an emitter contact electrically coupled to the emitter and extending laterally over the mask layer, the emitter contact surrounding the emitter and having an outer periphery, wherein the emitter contact comprises a truncated structure having substantially flat sidewalls oriented at approximately 45.degree. to the active base region's upper surface, and a masking layer formed over the 45.degree. sidewalls at the outer periphery of the emitter contact to form an effective plug mask over substantially the entire area of the emitter contact; and
- (f) an inactive base region which surrounds the emitter and has an inner periphery aligned with the outer periphery of the emitter contact; and
- (g) a sinker contact electrically coupled to the sinker, the sinker contact being located concentrically to the sinker and extending laterally over the surface of the mask layer.
Parent Case Info
This is a division, of application Ser. No. 07/587,175, filed Sep. 20, 1990 and now U.S. Pat. No. 5,061,644, which is a continuation of U.S. patent application Ser. No. 288,475, filed Dec. 22, 1988 and now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0168324 |
Jan 1986 |
EPX |
53-115181 |
Oct 1978 |
JPX |
58-056320 |
Apr 1983 |
JPX |
58-132919 |
Aug 1983 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
587175 |
Sep 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
288475 |
Dec 1988 |
|