Self-aligned trench MOSFETs and methods for making the same

Information

  • Patent Grant
  • 7078296
  • Patent Number
    7,078,296
  • Date Filed
    Wednesday, January 16, 2002
    22 years ago
  • Date Issued
    Tuesday, July 18, 2006
    17 years ago
Abstract
Self-aligned trench MOSFETs and methods for manufacturing the same are disclosed. By having a self-aligned structure, the number of MOSFETS per unit area—the cell density—is increased, making the MOSFETs cheaper to produce. The self-aligned structure for the MOSFET is provided by making the sidewall of the overlying isolation dielectric layer substantially aligned with the sidewall of the gate conductor. Such an alignment can be made through any number of methods such as using a dual dielectric process, using a selective dielectric oxidation process, using a selective dielectric deposition process, or a spin-on-glass dielectric process.
Description
FIELD OF THE INVENTION

The invention generally relates to methods for fabricating integrated circuits (ICs) and semiconductor devices and the resulting structures. More particularly, the invention relates to metal oxide semiconductor field effect transistor (MOSFET) devices and methods for making such devices. Even more particularly, the invention relates to self-aligned trench MOSFET devices and methods for making such devices.


BACKGROUND OF THE INVENTION

There are numerous devices comprising silicon layers containing deep or high aspect ratio trenches. Forming such deep trenches in the silicon layer of these devices provides many novel and promising structures. The types of devices containing such trenches include the numerous types of silicon-based MEMS devices, as well ICs.


In IC fabrication, devices such as transistors may be formed on a semiconductor wafer or substrate, which is typically made of silicon. MOSFET devices are widely used in numerous applications, including automotive electronics, disk drives and power supplies. Generally, these devices function as switches, and they are used to connect a power supply to a load. It is important that the resistance of the device be as low as possible when the switch is closed. Otherwise, power is wasted and excessive heat may be generated.


One type of MOSFET is described in U.S. Pat. No. 6,084,268, the disclosure of which is incorporated herein by reference. In another type of MOSFET, the gate is formed in a trench. See, for example, U.S. Pat. Nos. 6,084,264, 5,998,833, 5,998,836, 5,998,837, 6,049,108, 6,051,488, 5,895,952, 6,204,533, and 6,090,716, the disclosures of which are incorporated herein by reference. An example of such a device is illustrated in FIGS. 1 and 2, with FIG. 1 depicting a cross-sectional view of a single cell of a MOSFET 100, and FIG. 2 depicting a plan view of the cell. Gates 102 and 104 are formed in trenches and surrounded by gate oxide layers 106 and 108, respectively. The trench gate is often formed in a grid pattern including an array of polygonal shapes (one section of which is shown in FIG. 2), the grid representing a single interconnected gate (gates 102 and 104 being the same). The trench gate may also be formed as a series of distinct parallel stripes.


MOSFET 100 is formed in an N-epitaxial layer 110. A N+ source region 112 is formed at the surface of epitaxial layer 110. A P+ contact region 114 is also formed at the surface of epitaxial layer 110. A P-body region 116 is located below N+ source region 112 and P+ contact region 114. A metal source contact 118 contacts the source region 112 and shorts the source region 112 to the P+ contact region 114 and P body region 116.


The N-epitaxial layer 110 is formed on a substrate 120, and a drain contact (not shown) is located at the bottom of the substrate 120. The contact for the gates 102 and 104 is likewise not shown, but it is generally made by extending the conductive gate material outside of the trench and forming a metal contact at a location remote from the individual cells. The gate is typically made of phosphorus or boron doped polysilicon.


A region 111 of N-epitaxial layer 110 between the substrate 120 and the P body 116 is generally more lightly doped with N-type impurities than substrate 120. This increases the ability of MOSFET 100 to withstand high voltages. Region 111 is sometimes referred to as a “lightly doped” or “drift” region (“drift” referring to the movement of carriers in an electric field). Drift region 111 and substrate 120 constitute the drain of MOSFET 100.


One feature making the trench configuration attractive is that the current flows vertically through the channel of the MOSFET. This permits a higher packing density than MOSFETs such as described in U.S. Pat. No. 6,084,268, where the current flows horizontally through the channel and then vertically through the drain. Greater cell density generally means more MOSFETs can be manufactured per unit area of the substrate and, therefore, a lower on-resistance (RDS(on)) for the device. Increasing the cell density also allows the individual transistors to be closer together, requiring less area on a substrate or wafer and reducing the cost of manufacturing the device.


One problem standing in the way of increasing the cell density by manufacturing the transistors closer together is the alignment tolerance. The alignment tolerance is the amount of over-sizing needed to compensate for variations in the alignment. For example, as illustrated in FIG. 3, after the gate conductor 10 is placed in the trench 11, an isolation dielectric 4 is placed over the conductor 10 to electrically isolate the gate conductor from other conductive layers that will be placed on the substrate 12 during subsequent processing. Because the isolation dielectric 4 is only over the gate—and other selected—portions of the device, a masking and etching step using patterned photoresist mask 22 is employed to define the portions of the device where the isolation dielectric 4 need not be present, such as upper surface 13 of substrate 12. To compensate for the variations in the alignment of the trenches, an excess amount of the etched isolation dielectric 4A remains for adequate isolation, as depicted in FIG. 4. Because of this alignment tolerance 6, the transistors cannot be placed closer together and the cell density cannot be increased to yield the advantages mentioned above.


SUMMARY OF THE INVENTION

The present invention provides self-aligned trench MOSFETs and methods for manufacturing the same. By having a self-aligned structure, the number of MOSFETS per unit area—the cell density—is increased, increasing performance and making the MOSFETs cheaper to produce. The self-aligned structure for the MOSFET is provided by making the sidewall of the overlying isolation dielectric layer substantially aligned with the sidewall of the gate conductor. Such an alignment can be made through any number of methods such as using a dual dielectric process, using a selective dielectric oxidation process, using a selective dielectric deposition process, or a spin-on-glass dielectric process.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1–18 are views of one aspect of the MOSFET and method of making the MOSFET according to the invention, in which:



FIGS. 1 and 2 illustrate a prior art MOSFET device;



FIGS. 3–4 illustrate how an alignment tolerance occurs during conventional processing;



FIGS. 5–12 illustrate the sequence of steps in one aspect of process of the invention;



FIGS. 13 and 14 illustrate the cross-sections A and B (respectively) of FIG. 12;



FIGS. 15–16 illustrate one aspect of forming an isolation cap according to the invention;



FIG. 17 illustrates another aspect of forming an isolation cap according to the invention; and



FIG. 18 illustrates yet another aspect of forming an isolation cap according to the invention.



FIGS. 1–18 presented in conjunction with this description are views of only particular—rather than complete—portions of the MOSFET and method of making the MOSFET according to the invention.





DETAILED DESCRIPTION OF THE INVENTION

The following description provides specific details in order to provide a thorough understanding of the present invention. The skilled artisan, however, would understand that the present invention can be practiced without employing these specific details. Indeed, the present invention can be practiced by modifying the illustrated structure and method, and can be used in conjunction with apparatus and techniques conventionally used in the industry. For example, while the invention is described with reference to MOSFET devices, it could be modified for other devices formed in trenches which need to be isolated, such as bipolar devices, BDCMOS devices, or other types of transistor structures. As well, although the devices of the invention are described with reference to a particular type of conductivity (P or N), the devices can be configured with the opposite type of conductivity (N or P, respectively) by appropriate modifications.



FIGS. 5–14 illustrate one aspect of the process for fabricating a MOSFET in accordance with this invention. Other processes resulting in substantially similar structures can, of course, be used in the invention. As shown in FIG. 5, the process begins with a substrate 12. Any substrate known in the art can be used in the invention. Suitable substrates include silicon wafers, epitaxial Si layers, polysilicon layers, bonded wafers such as used in silicon-on-insulator (SOI) technologies, and/or amorphous silicon layers, all of which may be doped or undoped.


In one aspect of the invention, the substrate 12 in the invention is a single crystal silicon wafer 12A having at least one epitaxial (“epi”) Si layer 15 located in an upper region thereof. If desired, more than one epitaxial layer can be provided on the upper surface. The epitaxial layer(s) can be provided using any known process in the art, including any known epitaxial deposition process. The epitaxial layer(s) can remained undoped or can be doped with a desired dopant to the desired concentration using any suitable process known in the art.


Then, as illustrated in FIG. 5, a termination junction 20 is formed in an upper region of the epitaxial layer 15. Although any method known in the art can be used, the following process is used in the invention. A photoresist layer is deposited and then patterned as known in the art to form a patterned resist layer 23. The patterned resist layer 23 is then used as an implant mask during the implantation process used to create the termination junction. The implantation process forms a termination implant region 21 by implanting a suitable dopant to obtain the desired profile and concentration. Any dopant known in the art can be employed in the invention depending on the desired type of conductivity, e.g., P or N. Examples of suitable dopants include such as arsenic, boron, phosphorus, aluminum, antimony, beryllium, gallium, germanium, gold, magnesium, tellurium, tin, or a combination of these dopants. In one aspect of the invention, boron is implanted at an energy of about 30 to about 60 KeV with a dopant concentration of about 1×1014 to about 5×1015. The resist layer is then stripped using conventional processing, like a wet etch process using hot sulfuric acid and hydrogen peroxide.


Next, as illustrated in FIG. 6, an oxide layer 24 is provided over the entire surface of the substrate 12. While any known process can be employed in the invention, the oxide layer 24 is preferably deposited by heating the substrate 12 in an oxidizing ambient such as oxygen or steam at 900–1100° C. Then, the dopant in the termination implant region 21 is driven into the substrate to form termination junction 20 to the desired depth, e.g., a depth of about 2,000 to about 10,000 angstroms. While any process obtaining this desired dopant profile can be used, the dopant is preferably driven by heat treatment in a furnace at a temperature of about 1000 to about 1100 degrees Celsius.


Next, as illustrated in FIG. 7, a field oxide 25 is provided from oxide layer 24. The field oxide 25 is patterned and etched from the active areas of the device using any known methods in the art. For example, a photoresist layer can be deposited and patterned. The resulting resist mask 26 is then used during an etching process to remove undesired portions of the oxide layer 24. The resist layer is then stripped using conventional processing, like a wet etch process using hot sulfuric acid and hydrogen peroxide.


Next, as depicted in FIGS. 8 and 9, the trenches 11 in substrate 12 are made by a masking and etching process. Mask 24 can comprise either a single layer or multiple layers as known in the art. See, for example, U.S. Pat. Nos. 6,103,635 and 6,121,154, the disclosures of which are incorporated herein by reference. In one aspect of the invention, mask 24 can comprise, for example, any suitable photoresist material. The thickness and other characteristics of the photoresist are well known and can be optimized as known in the art.


As depicted in FIG. 8, mask 24 contains a pattern of openings 31 that expose the upper surface 13 of substrate 12. The openings 31 generally correspond to the locations where the trenches 11 will be formed. To form the openings, the mask 24 is patterned during a photolithographic process as known in the art. The patterning process removes portions of the photoresist material in the location of openings 31.


With openings 31 formed in mask 24, trenches 11 are then formed in substrate 12 using any suitable process known in the art. In one aspect of the invention, the trenches are formed via a chlorine-based etching process. The etching process begins by forming upper sidewall portions in the epitaxial silicon layer 15. The process then continues to produce lower sidewall portions and rounded bottom corners. In one aspect of the invention, the depth of the trenches can range from about 0.5 to about 3 microns. The parameters of the etching process are controlled to preferably form round bottom corners, smooth surfaces, and flat and clean trench bottom surfaces, thereby maintaining the integrity of the MOSFET device characteristics using the trenches.


After forming the trenches, the mask 24 is removed by any suitable process known in the art, resulting in the structure illustrated in FIG. 9. The photoresist material can be removed using a conventional stripping solution such as H2SO4/H2O2 or an O2 ash. Following removal of resist mask 24, the epitaxial silicon layer 15 can be dipped in a diluted acidic solution to remove any polymer and/or passivation present in the trenches. Further cleaning can be performed as known in the art.


As shown in FIG. 10, an oxide layer 27 is then provided on the top surface of the structure, including the trench. This oxide will be used as gate oxide 18 and therefore must be of a high quality. Any suitable method known in the art—including oxidation and deposition—yielding a high quality oxide layer can be used to provide oxide layer 27. In one aspect of the invention, oxide layer 27 is provided by oxidation or deposition. The thickness of oxide layer 27 can range from about 30 to about 1000 angstroms.


Next, a conductive layer 28 is deposited to fill and overflow the remaining portions of the trench 11. This conductive layer 28 can be suitable material that can be used as a gate conductor 10, such as metal or polysilicon. In one aspect of the invention, the conductive layer is preferably polysilicon. The conductive layer 28 can be deposited using any known deposition process, including chemical vapor deposition process. Optionally, the conductive layer 28 can be doped with any suitable dopant to the desired concentration. In one aspect of the invention, such as when the conductive layer is polysilicon, the conductor layer is doped with P or B to a concentration of about 5×1019 by ion implantation or thermal processing.


Excess (and unneeded) portions of the conductive layer 28 are then removed using a photoresist mask 29 to form gate conductor 10. In one aspect of the invention, enough of the conductive layer 28 is removed so the upper surface 30 of the resulting gate conductor 10 is lower than the upper surface 13 of the substrate 12. The distance between the upper surface 13 of the substrate 12 and the upper surface 30 of the gate conductor 10 can range from about 0.25 to about 0.8 microns, and in one aspect of the invention, is preferably about 0.5 microns. The excess portions of the conductive layer 28 can be removed through any process known in the art, such as a suitable etching process. The portions of the oxide layer 27 outside the trenches 11 can then be removed through any process known in the art, such as a suitable etching process. Then, the photoresist mask 29 is stripped as known in the art.


Next, as illustrated in FIGS. 11–14, implant region 32 and channel regions 33 are created in an upper region of substrate 12. In one aspect of the invention, any suitable doping process that will obtain the desired profile and concentration can be used to create the implant and channel regions. For example, such regions can be created by implanting P, As, or B at about 30 to about 80 KeV with a dose of about 3×1013. If necessary, a mask can be used to limit the doping process to specific areas of the substrate. Then, the dopant is driven into the substrate by heating for about 20 to about 120 minutes at a temperature of about 1100 degrees Celsius.


Next, source region 34 is created in an upper region of substrate 12 near gates 16 and 17. In one aspect of the invention, the source region 34 can be created using any suitable doping process that will obtain the desired profile and concentration. For example, the source region can be created by implanting As, P, or B at about 80 KeV with a dose of about 1×1016. A source mask 41 made of a suitable photoresist material is used to limit the doping process to those areas of the substrate where the source region will be created. After the doping process to create the source regions, the source mask is removed using any suitable stripping process. Then, the dopant is driven into the substrate by heating for about 60 minutes at a temperature of about 800 to about 1000 degrees Celsius.


Next, as best depicted in FIG. 12, body contact region 35 is created in an upper region of substrate 12 and therefore in an upper region of implant region 32. In one aspect of the invention, the body contact region 35 can be created using any suitable doping process that will obtain the desired profile and concentration. For example, the body contact region can be created by implanting B, P, or As at about 40–100 KeV with a dose of about 1×1014 to about 8×1015. Then, the dopant is driven into the substrate by a standard furnace anneal or a rapid thermal anneal.


After the above steps have been performed, a self-aligned dielectric layer (or isolation cap 38) is provided over gate conductor 10. In one aspect of the invention, the isolation cap is created in the following manner, the “dual dielectric process.” In this aspect of the invention, as shown in FIGS. 15 and 16, a first dielectric layer 36 is provided over the surface of the substrate 12. The first dielectric layer can be provided using any suitable process in the art, such as an oxidation or deposition process like PECVD. The first dielectric layer 36 can comprise any dielectric material such as PSG, BPSG, or an undoped LTO (low temperature oxide) layer. Preferably, the first dielectric layer is PSG.


The first dielectric layer 36 is doped so that it etches faster than the second dielectric layer 37 (described below). The first dielectric layer 36 can be doped after it is deposited or while it is being deposited (in situ). Preferably, when first dielectric layer 36 is made of PSG, it is doped with P to a concentration of about 1 to about 3%.


Next, a second dielectric layer 37 is provided over the surface of the first dielectric layer 36. The second dielectric layer 37 can be provided using any suitable process in the art such as a deposition process like PECVD. The second dielectric layer 37 can comprise any dielectric material such as PSG or BPSG. Preferably, the second dielectric layer is BPSG. The second dielectric layer (and accompanying dopant as described below) is also selected so that it reflows more readily than the first dielectric layer 36.


The second dielectric layer 37 is doped so that it etches shower than the first dielectric layer 36. The second dielectric layer can be doped after it is deposited or while it is being deposited (in situ). Preferably, when second dielectric layer 37 is made of BPSG, it is doped with B to a concentration of about 3–5% and P to a concentration of about 3–5%.


After both the first and second dielectric layers have been deposited, both dielectric layers are flowed. The flow process will create a planar upper surface for the dielectric layers, as depicted in FIG. 15. The flow process selected can be any known in the art that will create the substantially planar upper surface, like heating for 100 minutes at a temperature of about 850 to about 900 degrees Celsius.


Next, the first and second dielectric layers are removed to leave an isolation cap 38 in the trench on the gate conductor 10. The dielectric layers can be removed using any suitable process, such as an isotropic etching process using BOE or anisotropic etching processes such as a dry plasma etch. The etching process removes the dielectric layers from the regions where they need not be present, as well as leaves a substantially planar upper surface of isolation cap 38.


In a variation on this aspect of the invention, a single dielectric layer can be used instead of two dielectric layers. The single dielectric layer can be doped or undoped. The single dielectric layer is then flowed and isotropically etched in vertical direction until the upper surface of the substrate is exposed. The process in this variation leaves an isolation cap in the trench over the gate conductor because the thickness of the reflowed single dielectric layer is greater in the trench than outside the trench and the isotropic etch will remove the same amount of dielectric layer regardless of location.


In another aspect of the invention, the isolation cap 38 is provided in an alternative manner, the “selective dielectric oxidation process.” In this aspect of the invention, as shown in FIG. 17, the mask 24 used while etching the trenches in the substrate 12 is made of nitride. After forming the trenches 11, gate oxide 18, and gate conductor 10, a single dielectric layer is grown over the gate conductor 10. Preferably, the dielectric layer 39 is grown by oxidation. For example, this dielectric layer can be grown by oxidation in oxygen and hydrogen in a high-temperature oxidation furnace at a temperature of about 900 to about 1100 degrees Celsius for about 30 to about 90 minutes.


Because of the presence of mask 24 containing a nitride, the oxidation process does not oxidize portions of the substrate upper surface 13 other than in the trenches 11. Thus, after the oxidation process, the mask 24 containing the nitride can be removed by any suitable process, such as a wet etch using hot phosphoric acid. With mask 24 removed, isolation cap remains over gate conductor 10.


In another aspect of the invention, the isolation cap 38 is provided in yet another manner, the “selective dielectric deposition process.” In this aspect of the invention, the mask 24 used while etching the trenches in the substrate 12 is again made of nitride. After forming the trenches 11, gate oxide 18, and gate conductor 10, a single dielectric layer is grown over the gate conductor 10. Preferably, the dielectric layer is selectively deposited by any suitable deposition process known in the art. For example, the dielectric layer can be deposited by SACVD and then flowing TEOS and ozone in a temperature of about 400 to about 500 degrees Celsius and a pressure ranging from about 200 to about 600 torr, thereby depositing a non-organic silicon dioxide layer containing only residual amounts of carbon atoms.


Because the deposition is a selective deposition process, the single dielectric layer is only deposited over gate conductor 10. Thus, after the deposition process, the mask 24 containing the nitride can be removed by any suitable process, such as a wet etch using hot phosphoric acid. With mask 24 removed, isolation cap remains over gate conductor 10.


In another aspect of the invention, the isolation cap 38 is provided in still yet another manner, the “SOG dielectric process.” In this aspect of the invention, as illustrated in FIG. 18, after the gate conductor 10 is formed by removing the desired portions of the conductive layer 28, an organic dielectric material such as spin-on-glass (SOG) layer is applied to the substrate as known in the art. See, for example, U.S. Pat. No. 6,090,716,the disclosure of which is incorporated herein by reference. The SOG layer is applied in such a manner so that the SOG remains in the trenches 11 to form the isolation cap 38. As well, the SOG can be applied so that it optionally remains on the portion of conductive layer 28 overlying the field oxide.


After the above processes are concluded, conventional processing can continue to finish the MOSFET devices. As well, other processing can continue to finish other processing needed to complete other parts of the semiconductor device.


Having described the preferred embodiments of the present invention, it is understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description, as many apparent variations thereof are possible without departing from the spirit or scope thereof.

Claims
  • 1. A method for making a semiconductor device, comprising: providing a substrate with an upper surface, the substrate having a trench therein;providing an oxide layer on a bottom and sidewall of the trench;providing a conductive layer on a bottom and sidewall of the oxide layer, the conductive layer having an upper surface below the upper surface of the substrate; andproviding a self-aligned isolation cap on the conductive layer within the trench, the isolation cap comprising a non-organic dielectric material, including providing the self-aligned isolation cap by providing a first dielectric layer, providing a second dielectric layer over the first dielectric layer, reflowing the second dielectric layer, and then anisotropically etching the first and second dielectric layers until the upper substrate surface is exposed.
  • 2. The method of claim 1, including reflowing the second dielectric layer until an upper surface of the second dielectric layer is substantially planar.
  • 3. The method of claim 1, wherein the conductive layer comprises polysilicon or metal.
  • 4. The method of claim 1, wherein the self-aligned isolation cap comprises silicon oxide.
  • 5. The method of claim 1, wherein the first dielectric material comprises PSG and the second dielectric material comprises BPSG.
  • 6. A method for making a semiconductor device, comprising: providing a semiconductor substrate with an upper surface, the substrate having a trench therein;providing a gate oxide layer on a bottom and sidewall of the trench;providing a conductive layer on a bottom and sidewall of the oxide layer, the conductive layer having an upper surface below the upper surface of the substrate; andproviding a self-aligned isolation cap on the conductive layer and only within the trench by using a combination of dielectric materials with different etching rates.
  • 7. The method of claim 6, wherein the dielectric materials comprises PSG, BPSG, or a low-temperature oxide.
  • 8. The method of claim 6, wherein the different etching rates are provided by doping one or both of the dielectric materials.
  • 9. The method of claim 7, wherein one of the dielectric materials comprises PSG and another dielectric material comprises BPSG.
  • 10. The method of claim 6, wherein the conductive layer comprises polysilicon or metal.
  • 11. A method for making a semiconductor device, comprising: providing a substrate with an upper surface, the substrate having a trench therein;providing an oxide layer on a bottom and sidewall of the trench;providing a conductive layer on a bottom and sidewall of the oxide layer, the conductive layer having an upper surface below the upper surface of the substrate; andproviding a self-aligned isolation cap on the conductive layer within the trench by using a combination of dielectric materials with different etching rates, including providing the self-aligned isolation cap by providing a first dielectric layer having a first etching rate in the trench and on the upper substrate surface, providing a second dielectric layer having an etching rate faster than the first etching rate on the first dielectric layer, reflowing the first and second dielectric layers, and then isotropically etching until the upper substrate surface is exposed.
  • 12. The method of claim 11, including reflowing the first and second dielectric layers until the upper surface of the second dielectric layer is substantially planar.
  • 13. The method of claim 11, wherein the first dielectric layer dielectric material comprises PSG, BPSG, or a low-temperature oxide.
  • 14. The method of claim 11, wherein the second dielectric layer dielectric material comprises PSG or BPSG.
  • 15. The method of claim 11, wherein the conductive layer comprises polysilicon or metal.
  • 16. A method for making a semiconductor device, comprising: providing a semiconductor substrate with an upper surface;providing a nitride-containing layer on a first portion of the substrate upper surface;providing a trench in a second portion of the substrate, the second portion not containing the nitride-containing layer thereon;providing a gate oxide layer on a bottom and sidewall of the trench;providing a conductive layer on a bottom and sidewall of the oxide layer, the conductive layer having an upper surface below the upper surface of the substrate;providing a self-aligned isolation cap on the conductive layer within the trench; andremoving the nitride-containing layer.
  • 17. The method of claim 16, wherein the upper surface of the conductive layer and the substrate upper surface are separated by about 0.5 microns.
  • 18. The method of claim 16, the conductive layer comprising polysilicon.
  • 19. The method of claim 18, including providing the self-aligned isolation cap by oxidizing the upper surface of the conductive polysilicon layer.
  • 20. The method of claim 16, including providing the self-aligned isolation cap by selectively depositing a dielectric layer on the upper surface of the conductive layer.
  • 21. The method of claim 16, wherein the conductive layer comprises polysilicon or metal.
  • 22. A method for making a MOSFET, comprising: providing a semiconductor substrate with an upper surface, the substrate having a trench therein;providing source and channel regions proximate the trench;providing a gate oxide on a bottom and sidewall of the trench;providing a conductive gate on a bottom and sidewall of the gate oxide, the conductive gate having an upper surface below the upper surface of the substrate; andproviding a self-aligned isolation cap on the conductive gate within the trench by using a combination of dielectric materials with different etching rates.
  • 23. A method for making a MOSFET, comprising: providing a substrate with an upper surface, the substrate having a trench therein;providing source and channel regions proximate the trench;providing a gate oxide on a bottom and sidewall of the trench;providing a conductive gate on a bottom and sidewall of the gate oxide, the conductive gate having an upper surface below the upper surface of the substrate; andproviding a self-aligned isolation cap on the conductive gate within the trench by using a combination of dielectric materials with different etching rates, including providing the self-aligned isolation cap by providing a first dielectric layer having a first etching rate in the trench and on the upper substrate surface, providing a second dielectric layer having an etching rate faster than the first etching rate on the first dielectric layer, reflowing the first and second dielectric layers, and then isotropically etching until the upper substrate surface is exposed.
  • 24. A method for making a MOSFET, comprising: providing a semiconductor substrate with an upper surface;providing source and channel regions in the substrate;providing a nitride-containing layer on a first portion of the substrate upper surface;providing a trench in a second portion of the substrate, the second portion not containing the nitride-containing layer thereon;providing a gate oxide on a bottom and sidewall of the trench;providing a conductive gate on a bottom and sidewall of the gate oxide, the conductive gate having an upper surface below the upper surface of the substrate;providing a self-aligned isolation cap on the conductive gate within the trench; andremoving the nitride-containing layer.
US Referenced Citations (303)
Number Name Date Kind
4070690 Wickstrom Jan 1978 A
4084311 Yasuoka et al. Apr 1978 A
4132998 Dingwall Jan 1979 A
4138649 Schaffer Feb 1979 A
4145703 Blanchard et al. Mar 1979 A
4221044 Godejahn, Jr. et al. Sep 1980 A
4221045 Godejahn, Jr. Sep 1980 A
4264376 Yatsuda et al. Apr 1981 A
4277881 Godejahn, Jr. Jul 1981 A
4324038 Chang et al. Apr 1982 A
4326332 Kenney Apr 1982 A
4329705 Baker May 1982 A
4344081 Pao et al. Aug 1982 A
4345265 Blanchard Aug 1982 A
4382827 Romano-Moran et al. May 1983 A
4398339 Blanchard et al. Aug 1983 A
4419809 Riseman et al. Dec 1983 A
4424621 Abbas et al. Jan 1984 A
4441247 Gargini et al. Apr 1984 A
4452354 Tabachnick Jun 1984 A
4455737 Godejahn, Jr. Jun 1984 A
4466172 Batra Aug 1984 A
4500898 Cline Feb 1985 A
4503449 David et al. Mar 1985 A
4503598 Vora et al. Mar 1985 A
4503601 Chiao Mar 1985 A
4541001 Schutten et al. Sep 1985 A
4560975 Jarva Dec 1985 A
4568958 Baliga Feb 1986 A
4577391 Hsia et al. Mar 1986 A
4579621 Hine Apr 1986 A
4590458 Evans et al. May 1986 A
4593453 Tam et al. Jun 1986 A
4599789 Gasner Jul 1986 A
4607270 Iesaka Aug 1986 A
4638344 Cardwell, Jr. Jan 1987 A
4639762 Neilson et al. Jan 1987 A
4673962 Chatterjee et al. Jun 1987 A
4682405 Blanchard et al. Jul 1987 A
4683643 Nakajima et al. Aug 1987 A
4698653 Cardwell, Jr. Oct 1987 A
4701423 Szluk Oct 1987 A
4716126 Cogan Dec 1987 A
4745079 Pfiester May 1988 A
4746630 Hui et al. May 1988 A
4752813 Bhatia et al. Jun 1988 A
4754310 Coe Jun 1988 A
4760033 Mueller Jul 1988 A
4767722 Blanchard Aug 1988 A
4774556 Fujii et al. Sep 1988 A
4808543 Parrillo et al. Feb 1989 A
4811065 Cogan Mar 1989 A
4824793 Richardson et al. Apr 1989 A
4845537 Nishimura et al. Jul 1989 A
4853345 Himelick Aug 1989 A
4860072 Zommer Aug 1989 A
4881105 Davari et al. Nov 1989 A
4893160 Blanchard Jan 1990 A
4903189 Ngo et al. Feb 1990 A
4912061 Nasr Mar 1990 A
4914058 Blanchard Apr 1990 A
4941026 Temple Jul 1990 A
4946799 Blake et al. Aug 1990 A
4956308 Griffin et al. Sep 1990 A
4961100 Baliga et al. Oct 1990 A
4967245 Cogan et al. Oct 1990 A
4983535 Blanchard Jan 1991 A
4990463 Mori Feb 1991 A
4992390 Chang Feb 1991 A
5016068 Mori May 1991 A
5017504 Nishimura et al. May 1991 A
5021846 Ueno Jun 1991 A
5034785 Blanchard Jul 1991 A
5045900 Tamagawa Sep 1991 A
5065273 Rajeevakumar Nov 1991 A
5071782 Mori Dec 1991 A
5072266 Bulucea et al. Dec 1991 A
5111253 Korman et al. May 1992 A
5124764 Mori Jun 1992 A
5134448 Johnsen et al. Jul 1992 A
5156989 Williams et al. Oct 1992 A
5160491 Mori Nov 1992 A
5164325 Cogan et al. Nov 1992 A
5164327 Maruyama Nov 1992 A
5168331 Yilmaz Dec 1992 A
5169796 Murray et al. Dec 1992 A
5177572 Murakami Jan 1993 A
5188973 Omura et al. Feb 1993 A
5208657 Chatterjee et al. May 1993 A
5216275 Chen Jun 1993 A
5219793 Cooper et al. Jun 1993 A
5242845 Baba et al. Sep 1993 A
5250450 Lee et al. Oct 1993 A
5273922 Tsoi Dec 1993 A
5275961 Smayling et al. Jan 1994 A
5275965 Manning Jan 1994 A
5281548 Prall Jan 1994 A
5294824 Okada Mar 1994 A
5298442 Bulucea et al. Mar 1994 A
5298780 Harada Mar 1994 A
5298781 Cogan et al. Mar 1994 A
5300447 Anderson Apr 1994 A
5300452 Chang et al. Apr 1994 A
5304831 Yilmaz et al. Apr 1994 A
5316959 Kwan et al. May 1994 A
5326711 Malhi Jul 1994 A
5341011 Hshieh et al. Aug 1994 A
5346834 Hisamoto et al. Sep 1994 A
5350937 Yamazaki et al. Sep 1994 A
5365102 Mehrotra et al. Nov 1994 A
5366914 Takahashi et al. Nov 1994 A
5389570 Shiozawa Feb 1995 A
5399513 Liou et al. Mar 1995 A
5405794 Kim Apr 1995 A
5410170 Bulucea et al. Apr 1995 A
5420452 Tran et al. May 1995 A
5424231 Yang Jun 1995 A
5429977 Lu et al. Jul 1995 A
5430324 Bencuya Jul 1995 A
5432105 Chien Jul 1995 A
5438007 Vinal et al. Aug 1995 A
5438215 Tihanyi Aug 1995 A
5455190 Hsu Oct 1995 A
5468982 Hshieh et al. Nov 1995 A
5472887 Hutter et al. Dec 1995 A
5473176 Kakumoto Dec 1995 A
5473180 Ludikhuize Dec 1995 A
5474943 Hshieh et al. Dec 1995 A
5488010 Wong Jan 1996 A
5508534 Nakamura et al. Apr 1996 A
5514608 Williams et al. May 1996 A
5532179 Chang et al. Jul 1996 A
5541425 Nishihara Jul 1996 A
5547895 Yang Aug 1996 A
5554552 Chi Sep 1996 A
5554862 Omura et al. Sep 1996 A
5558313 Hshieh et al. Sep 1996 A
5567634 Hebert et al. Oct 1996 A
5576245 Cogan et al. Nov 1996 A
5578851 Hshieh et al. Nov 1996 A
5581100 Ajit Dec 1996 A
5583065 Miwa Dec 1996 A
5592005 Floyd et al. Jan 1997 A
5593909 Han et al. Jan 1997 A
5595927 Chen et al. Jan 1997 A
5597765 Yilmaz et al. Jan 1997 A
5602046 Calafut et al. Feb 1997 A
5605852 Bencuya Feb 1997 A
5614751 Yilmaz et al. Mar 1997 A
5623152 Majumdar et al. Apr 1997 A
5629543 Hshieh et al. May 1997 A
5639676 Hshieh et al. Jun 1997 A
5648670 Blanchard Jul 1997 A
5656843 Goodyear et al. Aug 1997 A
5661322 Williams et al. Aug 1997 A
5665619 Kwan et al. Sep 1997 A
5665996 Williams et al. Sep 1997 A
5674766 Darwish et al. Oct 1997 A
5684319 Hebert Nov 1997 A
5684320 Kawashima Nov 1997 A
5688725 Darwish et al. Nov 1997 A
5689128 Hshieh et al. Nov 1997 A
5693569 Ueno Dec 1997 A
5701026 Fujishima et al. Dec 1997 A
5705409 Witek Jan 1998 A
5710072 Krautschneider et al. Jan 1998 A
5717237 Chi Feb 1998 A
5719084 Mallon et al. Feb 1998 A
5719409 Singh et al. Feb 1998 A
5721148 Nishimura Feb 1998 A
5729037 Hshieh et al. Mar 1998 A
5733810 Baba et al. Mar 1998 A
5741396 Loewenstein Apr 1998 A
5767004 Balasubramanian et al. Jun 1998 A
5767550 Calafut et al. Jun 1998 A
5770514 Matsuda et al. Jun 1998 A
5770878 Beasom Jun 1998 A
5780343 Bashir Jul 1998 A
5783491 Nakamura et al. Jul 1998 A
5783493 Yeh et al. Jul 1998 A
5795792 Nishihara Aug 1998 A
5801408 Takahashi Sep 1998 A
5801417 Tsang et al. Sep 1998 A
5808340 Wollesen et al. Sep 1998 A
5814858 Williams Sep 1998 A
5818084 Williams et al. Oct 1998 A
5869874 Manning Feb 1999 A
5879971 Witek Mar 1999 A
5879994 Kwan et al. Mar 1999 A
5894157 Han et al. Apr 1999 A
5895951 So et al. Apr 1999 A
5895952 Darwish et al. Apr 1999 A
5897343 Mathew et al. Apr 1999 A
5897374 Lin Apr 1999 A
5915180 Hara et al. Jun 1999 A
5929690 Williams Jul 1999 A
5943581 Lu et al. Aug 1999 A
5945724 Parekh et al. Aug 1999 A
5959324 Kohyama Sep 1999 A
5972741 Kubo et al. Oct 1999 A
5973360 Tihanyi Oct 1999 A
5977591 Fratin et al. Nov 1999 A
5981999 Liu et al. Nov 1999 A
5998833 Baliga Dec 1999 A
5998836 Williams Dec 1999 A
5998837 Williams Dec 1999 A
6001704 Cheng et al. Dec 1999 A
6005271 Hshieh Dec 1999 A
6008097 Yoon et al. Dec 1999 A
6008520 Darwish et al. Dec 1999 A
6015727 Wanlass Jan 2000 A
6020250 Kenney Feb 2000 A
6037202 Witek Mar 2000 A
6037628 Huang Mar 2000 A
6037632 Omura et al. Mar 2000 A
6040600 Uenishi et al. Mar 2000 A
6049108 Williams et al. Apr 2000 A
6051468 Hshieh Apr 2000 A
6051488 Lee et al. Apr 2000 A
6057558 Yamamoto et al. May 2000 A
6060745 Tadokoro et al. May 2000 A
6066878 Neilson May 2000 A
6074923 Lee Jun 2000 A
6081009 Neilson Jun 2000 A
6084264 Darwish Jul 2000 A
6084268 de Fresart et al. Jul 2000 A
6087232 Kim et al. Jul 2000 A
6090716 Floyd et al. Jul 2000 A
6091115 Ohtani et al. Jul 2000 A
6096608 Williams Aug 2000 A
6096629 Tsai et al. Aug 2000 A
6097061 Liu et al. Aug 2000 A
6097063 Fujihira Aug 2000 A
6100132 Sato et al. Aug 2000 A
6103578 Uenishi et al. Aug 2000 A
6107192 Subrahmanyan et al. Aug 2000 A
6110799 Huang Aug 2000 A
6121154 Haselden et al. Sep 2000 A
6133587 Takeuchi et al. Oct 2000 A
6156606 Michaelis Dec 2000 A
6156611 Lan et al. Dec 2000 A
6159823 Song et al. Dec 2000 A
6163052 Liu et al. Dec 2000 A
6168983 Rumennik et al. Jan 2001 B1
6171935 Nance et al. Jan 2001 B1
6174785 Parekh et al. Jan 2001 B1
6184545 Werner et al. Feb 2001 B1
6184555 Tihanyi et al. Feb 2001 B1
6188105 Kocon et al. Feb 2001 B1
6191447 Baliga Feb 2001 B1
6198127 Kocon Mar 2001 B1
6201279 Pfirsch Mar 2001 B1
6204097 Shen et al. Mar 2001 B1
6204533 Williams et al. Mar 2001 B1
6207994 Rumennik et al. Mar 2001 B1
6222229 Hebert et al. Apr 2001 B1
6225649 Minato May 2001 B1
6228727 Lim et al. May 2001 B1
6239464 Tsuchitani et al. May 2001 B1
6265269 Chen et al. Jul 2001 B1
6271100 Ballantine et al. Aug 2001 B1
6271153 Moore Aug 2001 B1
6271562 Deboy et al. Aug 2001 B1
6277706 Ishikawa Aug 2001 B1
6291298 Williams et al. Sep 2001 B1
6291856 Miyasaka et al. Sep 2001 B1
6294818 Fujihira Sep 2001 B1
6297534 Kawaguchi et al. Oct 2001 B1
6307246 Nitta et al. Oct 2001 B1
6309920 Laska et al. Oct 2001 B1
6313482 Baliga Nov 2001 B1
6326656 Tihanyi Dec 2001 B1
6337499 Werner Jan 2002 B1
6346464 Takeda et al. Feb 2002 B1
6346469 Greer Feb 2002 B1
6351018 Sapp Feb 2002 B1
6353252 Yasuhara et al. Mar 2002 B1
6362112 Hamerski Mar 2002 B1
6362505 Tihanyi Mar 2002 B1
6365462 Baliga Apr 2002 B1
6365930 Schillaci et al. Apr 2002 B1
6368921 Hijzen et al. Apr 2002 B1
6376314 Jerred Apr 2002 B1
6384456 Tihanyi May 2002 B1
6387764 Curtis et al. May 2002 B1
6388287 Deboy et al. May 2002 B1
6400003 Huang Jun 2002 B1
6437399 Huang Aug 2002 B1
6489204 Tsui Dec 2002 B1
6511886 Kim et al. Jan 2003 B1
6515327 King Feb 2003 B1
6566224 Chang et al. May 2003 B1
6770535 Yamada et al. Aug 2004 B1
20010028083 Onishi et al. Oct 2001 A1
20010032998 Iwamoto et al. Oct 2001 A1
20010041400 Ren et al. Nov 2001 A1
20010050394 Onishi et al. Dec 2001 A1
20020009832 Blanchard Jan 2002 A1
20020013027 Hong et al. Jan 2002 A1
20020014658 Blanchard Feb 2002 A1
20020066924 Blanchard Jun 2002 A1
20020149047 Divakaruni et al. Oct 2002 A1
20030040174 Tan et al. Feb 2003 A1
Foreign Referenced Citations (68)
Number Date Country
1 036 666 Oct 1989 CN
43 00 806 Dec 1993 DE
0 238 749 Sep 1987 EP
0 550 770 Jul 1993 EP
0 583 028 Feb 1994 EP
0 698 919 Feb 1996 EP
0 720 235 Jul 1996 EP
0 720 236 Jul 1996 EP
0 746 030 Dec 1996 EP
0 747 967 Dec 1996 EP
0 755 076 Jan 1997 EP
0 795 911 Sep 1997 EP
0 801 425 Oct 1997 EP
0 975 024 Jan 2000 EP
2 269 050 Jan 1994 GB
56 131 960 Oct 1981 JP
57 018 365 Jan 1982 JP
57 153 469 Sep 1982 JP
58 137 254 Aug 1983 JP
58 210 678 Dec 1983 JP
59 080 970 May 1984 JP
59 193 064 Nov 1984 JP
60 028 271 Feb 1985 JP
61 102 782 May 1986 JP
62 012 167 Jan 1987 JP
62 016 572 Jan 1987 JP
62 023 171 Jan 1987 JP
62 046 569 Feb 1987 JP
62 179 482 Aug 1987 JP
63 114 173 May 1988 JP
63 288 047 Nov 1988 JP
1 94 672 Apr 1989 JP
5 226 661 Sep 1993 JP
5 251 387 Sep 1993 JP
6 163 910 Jun 1994 JP
8 204 194 Aug 1996 JP
8 250 731 Sep 1996 JP
8 316 479 Nov 1996 JP
9 036 362 Feb 1997 JP
9 102 607 Apr 1997 JP
9 270 512 Oct 1997 JP
2000 040 822 Feb 2000 JP
2000 040 872 Feb 2000 JP
2000 156 978 Jun 2000 JP
2000 277 726 Oct 2000 JP
2000 277 728 Oct 2000 JP
2001 015 448 Jan 2001 JP
2001 015 752 Jan 2001 JP
2001 102 577 Apr 2001 JP
2001 111 041 Apr 2001 JP
2001 135 819 May 2001 JP
2001 144 292 May 2001 JP
2001 244 461 Sep 2001 JP
2001 313 391 Nov 2001 JP
WO 9303502 Feb 1993 WO
WO 9534094 Dec 1995 WO
WO 9707547 Feb 1997 WO
WO 9716853 May 1997 WO
WO 0033386 Jun 2000 WO
WO 0068997 Nov 2000 WO
WO 0068998 Nov 2000 WO
WO 0106550 Jan 2001 WO
WO 0106557 Jan 2001 WO
WO 0145155 Jun 2001 WO
WO 0195398 Jun 2001 WO
WO 0159847 Aug 2001 WO
WO 0171815 Sep 2001 WO
WO 0195385 Dec 2001 WO
Related Publications (1)
Number Date Country
20030132480 A1 Jul 2003 US