The instant application is related to a U.S. patent application Ser. No. 12/750,260, filed Mar. 30, 2010, the entire content of which is incorporated by reference herein.
A voltage regulator is configured to automatically maintain a constant voltage level at a load. A characteristic of a voltage regulator is a power supply rejection ratio (PSRR), which is used to describe the amount of noise from a power supply that can be rejected by the voltage regulator. PSRR is defined as the ratio of the change (or noise) in the power supply voltage (ΔVDD) to the change (or noise) in the output voltage (ΔVOUT) caused by the change in the power supply voltage node VDD, i.e., PSRR=ΔVDD/ΔVOUT.
A higher PSRR value indicates a higher level of power supply noise immunity, which is a consideration in many modern electronic devices.
One or more embodiments are illustrated by way of example, and not by limitation, in the figures of the accompanying drawings, wherein elements having the same reference numeral designations represent like elements throughout. The drawings are not to scale, unless otherwise disclosed.
It is to be understood that the following disclosure provides many different embodiments or examples, for implementing different features of various embodiments. Specific examples of components and arrangements are described below to simplify the present disclosure. The inventive concept may; however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. It will be apparent; however, that one or more embodiments may be practiced without these specific details. Like reference numerals in the drawings denote like elements.
In some embodiments, a resistor is arranged between an output node of a voltage regulator and a load. An output voltage at the output node is controlled by a feedback circuit. The feedback circuit is adjusted based on a regulated voltage at the load to maintain the regulated voltage constant despite variations in a load current. In at least one embodiment, a high PSRR of −40 dB or better is achievable across all frequencies.
The driving circuit 130 is coupled to the input node 110 and the output node 120, and is configured to generate an output voltage VOUT at the output node 120 from the input voltage VIN at the input node 110. The feedback circuit 140 is coupled to the output node 120 and is configured to generate a feedback voltage VX based on the output voltage VOUT. The feedback circuit 140 has a variable parameter which is controllable, by a control signal S, in order to vary the feedback voltage VX independently of the output voltage VOUT. The first control circuit 150 is coupled to the feedback circuit 140 and the driving circuit 130, and is configured to control the output voltage VOUT based on the feedback voltage VX.
The driving circuit 130, the feedback circuit 140 and the first control circuit 150 together define a feedback loop L1 for maintaining the output voltage VOUT at a predetermined level. For example, in one or more embodiments, if the output voltage VOUT decreases, the feedback circuit 140 decreases the feedback voltage VX in response to the decreased output voltage VOUT. In response to the decreased feedback voltage VX, the first control circuit 150 outputs an appropriate voltage V1 to cause the driving circuit 130 to increase the output voltage VOUT. If the output voltage VOUT increases, the feedback circuit 140 increases the feedback voltage VX in response to the increased output voltage VOUT. In response to the increased feedback voltage VX, the first control circuit 150 outputs an appropriate voltage V1 to cause the driving circuit 130 to decrease the output voltage VOUT.
The resistor Ra has opposite first and second terminals, with the first terminal coupled to the output node 120 and the second terminal coupled to the regulated voltage terminal 170. The regulated voltage VREG on the regulated voltage terminal 170 is supplied to the load and causes a load current ILOAD to flow through the resistor Ra. As a result, there is a voltage difference between the output voltage VOUT and the regulated voltage VREG, i.e., VOUT−VREG=ILOAD×Ra. When the load current ILOAD varies, the voltage drop across the resistor Ra also varies which, in turn, potentially causes a variation in the regulated voltage VREG applied to the load. In order to maintain the regulated voltage VREG constant in response to variations in the load current ILOAD, a control loop, or calibration loop, L2 is provided in accordance with some embodiments.
The calibration loop L2 includes at least the feedback circuit 140, the first control circuit 150, the driving circuit 130, and the resistor Ra. In the calibration loop L2, the control signal S applied to the feedback circuit 140 is controlled, either automatically or manually, based on the regulated voltage VREG. In one or more embodiments, the control signal S is controlled automatically by a second control circuit described in detail hereinafter, and the calibration loop L2 includes such second control circuit. In one or more embodiments, the control signal S is controlled manually, e.g., by an operator monitoring the regulated voltage VREG, and the calibration loop L2 includes a manual control of the control signal S.
In some embodiments, the control signal S adjusts the feedback voltage VX in accordance with the regulated voltage VREG to maintain the regulated voltage VREG at a desired level. For example, if the regulated voltage VREG decreases (due to an increase in the load current ILOAD), the control signal S is controlled, based on the decreased regulated voltage VREG, to cause the feedback circuit 140 to decrease the feedback voltage VX. The decreased feedback voltage VX causes the first control circuit 150 to increase the output voltage VOUT which, in turn, increases the regulated voltage VREG. If the regulated voltage VREG increases, the control signal S is controlled, based on the increased regulated voltage VREG, to case the feedback circuit 140 to increase the feedback voltage VX. The increased feedback voltage VX causes the first control circuit 150 to decrease the output voltage VOUT which, in turn, decreases the regulated voltage VREG. As a result, the regulated voltage VREG to be supplied to the load is maintained at a predetermined level.
The driving circuit 130 is coupled to the input node 110 and the output node 120, and is configured to generate an output voltage VOUT at the output node 120 from an input voltage VIN at the input node 110. The driving circuit 130 is controllable to regulate or adjust the output voltage VOUT. In some embodiments, the driving circuit 130 includes a resistor R and a transistor M coupled in series between the input node 110 and another voltage supply terminal 180. In some embodiments, the transistor M is a p-channel metal-oxide semiconductor (PMOS) transistor, the input voltage VIN is the power supply voltage VDD to be regulated, and the voltage supply terminal 180 is a ground voltage terminal having a ground voltage VSS, as illustrated in
The feedback circuit 140 is coupled to the output node 120 and is configured to generate a feedback voltage VX based on the output voltage VOUT. The feedback circuit 140 has a variable parameter which is controllable in order to vary the feedback voltage VX independently of the output voltage VOUT. For example, at the same voltage level of the output voltage VOUT, the feedback voltage VX has different voltage levels at different values of the variable parameter of the feedback circuit 140. In some embodiments, the feedback circuit 140 includes a voltage divider having a variable voltage ratio, as described with respect to
The first control circuit 150 is coupled to the feedback circuit 140 and the driving circuit 130, and is configured to control the output voltage VOUT based on the feedback voltage VX. In some embodiments, the first control circuit 150 compares the feedback voltage VX with a reference voltage VREF (e.g., supplied from a band-gap reference circuit) and outputs the voltage V1 based on the comparison. The voltage V1 is supplied to the driving circuit 130, e.g., via the gate of the transistor M, to control the output voltage VOUT. In some embodiments, when the feedback voltage VX is lower than the reference voltage VREF (which indicates that the output voltage VOUT is lower than a predetermined voltage level), the first control circuit 150 outputs an appropriate voltage V1 to increase the current ID of the transistor M, thereby increasing the output voltage VOUT. When the feedback voltage VX is higher than the reference voltage VREF (which indicates that the output voltage VOUT is higher than the predetermined voltage level), the first control circuit 150 outputs an appropriate voltage V1 to decrease the current ID of the transistor M, thereby decreasing the output voltage VOUT. Other configurations and/or operations of the first control circuit are within the scope of various embodiments.
The resistor Ra has opposite first and second terminals, with the first terminal coupled to the output node 120 and the second terminal coupled to the regulated voltage terminal 170. The regulated voltage terminal 170 is coupled to a de-coupling capacitor CL to filter out noise. The regulated voltage VREG on the regulated voltage terminal 170 is supplied to the load and causes a load current ILOAD to flow through the resistor Ra. As a result, there is a voltage difference between the output voltage VOUT and the regulated voltage VREG, i.e., VOUT−VREG=ILOAD×Ra. When the load current ILOAD varies, the voltage drop across the resistor Ra also varies which, in turn, potentially causes a variation in the regulated voltage VREG applied to the load. In order to maintain the regulated voltage VREG constant in response to variations in the load current ILOAD, the second control circuit 160 is provided. The second control circuit 160, the feedback circuit 140, the first control circuit 150, the driving circuit 130 and the resistor Ra define a calibration loop L2 for calibrating or maintaining the regulated voltage VREG at a predetermined level as described herein below.
The second control circuit 160 is coupled to the second terminal of the resistor Ra (i.e., to the regulated voltage terminal 170) and the feedback circuit 140. The second control circuit 160 is configured to control the feedback voltage VX based on the regulated voltage VREG at the second terminal of the resistor Ra. In some embodiments, the second control circuit 160 compares the regulated voltage VREG with a set voltage VSET, and outputs a control signal S to the feedback circuit 140 to adjust the variable parameter of the feedback circuit 140. The set voltage VSET indicates the intended voltage level of the regulated voltage VREG to be supplied to the load. In at least one embodiment, the set voltage VSET is adjustable by a user and/or an external device. In some embodiments, when the regulated voltage VREG is lower than the set voltage VSET (for example, due to an increase in the load current ILOAD which causes an increased voltage drop across the resistor Ra), the second control circuit 160 outputs an appropriate control signal S to cause the feedback circuit 140 to decrease the feedback voltage VX which, in turn, causes the first control circuit 150 to increase the output voltage VOUT as described above. The increased output voltage VOUT compensates for the increased voltage drop across the resistor Ra due to the increased load current ILOAD, thereby maintain the regulated voltage VREG constant. When the regulated voltage VREG is higher than the set voltage VSET (for example, due to a decrease in the load current ILOAD which causes a decreased voltage drop across the resistor Ra), the second control circuit 160 outputs an appropriate control signal S to cause the feedback circuit 140 to increase the feedback voltage VX which, in turn, causes the first control circuit 150 to decrease the output voltage VOUT as described above. The decreased output voltage VOUT compensates for the decreased voltage drop across the resistor Ra due to the decreased load current ILOAD, thereby maintain the regulated voltage VREG constant. Other configurations and/or operations of the second control circuit are within the scope of various embodiments.
Without the adjustment of the feedback circuit 140 under control of the second control circuit 160, the first control circuit 150 would keep the output voltage VOUT constant, and the regulated voltage VREG would fluctuate due to variations in the load current ILOAD. Thus, the second control circuit 160 in accordance with some embodiments operates to maintain the regulated voltage VREG constant in response to variations in the load current ILOAD. Without the resistor Ra, the impedance at the output node 120 is defined by the capacitor CL which provides an impedance that approaches zero as the frequency increases. As a result, the gain (which reduces as the frequency increases) of the voltage regulator at high frequencies is limited under certain situations. By adding the resistor Ra in accordance with some embodiments, the impedance at the output node 120 at high frequencies is defined by the impedance of the resistor Ra, thereby keeping the impedance at the output node 120 from falling below a certain level at high frequencies. As a result, the resistor Ra, in some embodiments, contributes to increase the gain of the voltage regulator at the Unity Gain Frequency (UGF). This effect permits the voltage regulator in accordance with some embodiments to achieve a PSRR of −40 dB or better (i.e., the absolute value of PSRR is at least 40 dB) across all frequencies, especially, around typical chip resonance frequencies of about a few MHz to 100 MHz. In some embodiments, the resistance value of the resistor Ra is from 2Ω to 10Ω.
The transistor MP1 and the transistor MN1 together define a driving circuit similar to the driving circuit 130 described with respect to
The voltage divider 240 includes a first resistor R1 and a second resistor R2. The first resistor R1 is coupled between the output node 120 and an intermediate node 245. The second resistor R2 is coupled between the intermediate node 245 and a node having the ground voltage VSS. At least one of the first resistor R1 or the second resistor R2 is a variable resistor. For example, in the embodiment illustrated in
The first operational amplifier OPAMP1 defines a first control circuit similar to the first control circuit 150 described with respect to
Similar to the voltage regulator 100B, the resistor Ra in the voltage regulator 200 has the first terminal coupled to the output node 120, and a second terminal coupled to the regulated voltage terminal 170 having the regulated voltage VREG.
The second operational amplifier OPAMP2 and the state machine 265 together define a second control circuit similar to the second control circuit 160 described with respect to
The voltage regulator 200 operates in a manner similar to the voltage regulator 100B, and achieves one or more effects described with respect to the voltage regulator 100B. In a specific example, the voltage regulator 200 is configured to have the following nominal conditions: ILOAD=20 mA, Ra=5Ω, VSET=1.5 V, VOUT=1.6 V, VREG=1.5 V, VREF=VX=0.8 V, R1=2 KΩ, R2=2KΩ.
When the load current ILOAD is increased, e.g., from 20 mA to 30 mA, the voltage drop across the resistor Ra becomes ILOAD×Ra=30 mA×5Ω=150 mV=0.15 V. At the nominal output voltage VOUT of 1.6 V, the regulated voltage VREG is decreased from 1.5 V to 1.6 V−0.15 V=1.45 V. The second operational amplifier OPAMP2 detects that the decreased regulated voltage VREG (i.e., 1.45 V) is lower than the set voltage VSET (i.e., 1.5 V), and adjusts the voltage V2 appropriately which, in turn, causes the state machine 265 to output a corresponding digital control signal SD that reduces the resistance value of the second resistor R2. As a result, the voltage ratio R2/(R1+R2) of the voltage divider 240 is decreased which decreases the feedback voltage VX=VOUT×R2/(R1−R2). The first operational amplifier OPAMP1 detects that the decreased feedback voltage VX is lower than the reference voltage VREF, and adjusts the voltage V1 appropriately to increases the output voltage VOUT (i.e., to increase the feedback voltage VX). The second operational amplifier OPAMP2 and the first operational amplifier OPAMP1 automatically adjust the voltage ratio of the voltage divider 240 and the output voltage VOUT, respectively, until VX=VREF=0.8 V at which the output voltage \TOUT becomes 1.65 V and the regulated voltage VREG returns to the nominal level (set by the set voltage VSET) of 1.5 V.
When the load current ILOAD is decreased, e.g., from 20 mA to 10 mA, the voltage drop across the resistor Ra becomes 0.05 V, and the regulated voltage VREG is increased to 1.55 V. The second operational amplifier OPAMP2 detects that the increased regulated voltage VREG is higher than the set voltage VSET, and adjusts the voltage V2 appropriately which, in turn, causes the state machine 265 to output a corresponding digital control signal SD that increases the resistance value of the second resistor R2. As a result, the voltage ratio R2/(R1+R2) of the voltage divider 240 is increased which increases the feedback voltage VX. The first operational amplifier OPAMP1 detects that the increased feedback voltage VX is higher than the reference voltage VREF, and adjusts the voltage V1 appropriately to decreases the output voltage VOUT (i.e., to decrease the feedback voltage VX). The second operational amplifier OPAMP2 and the first operational amplifier OPAMP1 automatically adjust the voltage ratio of the voltage divider 240 and the output voltage VOUT, respectively, until VX=V=0.8 V at which the output voltage VOUT becomes 1.55 V and the regulated voltage VREG returns to the nominal level of 1.5 V. Thus, despite an increase or a decrease in the load current ILOAD, the regulated voltage VREG supplied to the load is kept constant. In the voltage regulator 200, the second operational amplifier OPAMP2, the state machine 265, the feedback circuit 240, the first operational amplifier OPAMP1, the driving circuit including the transistors MP1 and MN1, and the resistor Ra define a calibration loop (not shown in
As also described in U.S. patent application Ser. No. 12/750,260, the third operational amplifier OPAMP3 operates similarly to the first operational amplifier OPAMP1 in various aspects, with a difference in that the first operational amplifier OPAMP1 regulates the output voltage VOUT in response to low frequency (i.e., slow) changes in the output voltage VOUT and/or regulated voltage VREG whereas the third operational amplifier OPAMP3 regulates the output voltage VOUT in response to high frequency (i.e., fast) changes in the output voltage VOUT and/or regulated voltage VREG. Specifically, at low frequencies, the impedance of the capacitor C2 is high and effectively disconnects the output of the third operational amplifier OPAMP3 from the transistor MN1. Therefore, the third operational amplifier OPAMP3 does not significantly contribute to the regulation of the output voltage VOUT at low frequencies. At high frequencies, the impedance of the capacitor C2 is lowered and a voltage V3 at the output of the third operational amplifier OPAMP3 is applied to the gate of the transistor MN1 to regulate the current flowing through the transistor MN1. therefore, the third operational amplifier OPAMP3 regulates the output voltage VOUT together with the first operational amplifier OPAMP1 at high frequencies. One or more effects described in U.S. patent application Ser. No. 12/750,260 is/are achievable in the voltage regulator 400.
Although the above description of
In the voltage regulator 400, the second operational amplifier OPAMP2, the state machine 265, the feedback circuit 240, the first control circuit including the first operational amplifier OPAMP1 and third operational amplifier OPAMP3, the driving circuit including the transistors MP1 and MN1, and the resistor Ra define a calibration loop (not shown in
At operation 905, an input voltage is received at an input node of the voltage regulator, and an output voltage is generated at an output node of the voltage regulator from the input voltage. The output node is coupled to a first terminal of an output stage resistor. For example, as disclosed with respect to
At operation 915, a feedback voltage is generated based on the output voltage. For example, as disclosed with respect to
At operation 925, the generation of the output voltage is controlled based on the feedback voltage. For example, as disclosed with respect to
At operation 935, the generation of the feedback voltage is controlled based on a regulated voltage at a second terminal of the output stage resistor. For example, as disclosed with respect to
In some embodiments, the control of the feedback voltage VX based on the regulated voltage VREG includes an automatic control by a control circuit as disclosed with respect to
In some embodiments, the control of the feedback voltage VX based on the regulated voltage VREG includes a manual control. In one or more embodiments, the regulated voltage VREG is measured and outputted, e.g., via a display, to an operator of the voltage regulator. The operator manually adjusts the feedback voltage VX based on the measured regulated voltage VREG to bring the regulated voltage VREG to the predetermined level, as described immediately above. For example, in embodiments where the feedback circuit includes a variable resistor as disclosed with respect to
The above method embodiment shows example operations, but they are not necessarily required to be performed in the order shown. Operations may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of embodiments of the disclosure. Embodiments that combine different features and/or different embodiments are within the scope of the disclosure and will be apparent to those of ordinary skill in the art after reviewing this disclosure.
According to some embodiments, a voltage regulator comprises: an input node, an output node, a driving circuit, a feedback circuit, a first control circuit, a second control circuit, and an output stage resistor. The driving circuit is coupled to the input node and the output node, and is configured to generate an output voltage at the output node from an input voltage at the input node. The feedback circuit is coupled to the output node and is configured to generate a feedback voltage based on the output voltage. The first control circuit is coupled to the feedback circuit and the driving circuit, and is configured to control the output voltage based on the feedback voltage. The output stage resistor has opposite first and second terminals. The first terminal of the output stage resistor is coupled to the output node. The second control circuit is coupled to the second terminal of the output stage resistor and the feedback circuit, and is configured to control the feedback voltage based on a regulated voltage at the second terminal of the output stage resistor.
According to some embodiments, a voltage regulator comprises: an input node, an output node, a driving transistor, a voltage divider, a first operational amplifier, a second operational amplifier, and an output stage resistor. The driving transistor includes a first terminal coupled to the input node, a second terminal coupled to the output node, and a gate terminal. The voltage divider includes a first resistor coupled between the output node and an intermediate node, and a second resistor coupled between the intermediate node and a voltage supply terminal. At least one of the first resistor or the second resistor is a variable resistor. The first operational amplifier includes a first input coupled to a reference voltage node, a second input coupled to the intermediate node of the voltage divider, and an output coupled to the gate terminal of the driving transistor. The output stage resistor has opposite first and second terminals. The first terminal of the output stage resistor is coupled to the output node. The second operational amplifier includes a first input coupled to a set voltage node, a second input coupled to the second terminal of the output stage resistor, and an output coupled to the variable resistor of the voltage divider for controlling a resistance value of the variable resistor.
According to some embodiments, a process of operating a voltage regulator comprises receiving an input voltage at an input node of the voltage regulator, and generating, from the input voltage, an output voltage at an output node of the voltage regulator. The output node is coupled to a first terminal of an output stage resistor. The process further comprises generating a feedback voltage based on the output voltage, controlling the generation of the output voltage based on the feedback voltage, and controlling the generation of the feedback voltage based on a regulated voltage at a second terminal of the output stage resistor.
It will be readily seen by one of ordinary skill in the art that one or more of the disclosed embodiments fulfill one or more of the advantages set forth above. After reading the foregoing specification, one of ordinary skill will be able to affect various changes, substitutions of equivalents and various other embodiments as broadly disclosed herein. It is therefore intended that the protection granted hereon be limited only by the definition contained in the appended claims and equivalents thereof.
Number | Name | Date | Kind |
---|---|---|---|
3715675 | Chibana | Feb 1973 | A |
5764460 | Perillo et al. | Jun 1998 | A |
5864227 | Borden et al. | Jan 1999 | A |
5903504 | Chevallier et al. | May 1999 | A |
6201375 | Larson et al. | Mar 2001 | B1 |
6567279 | Brkovic | May 2003 | B2 |
7071664 | Teggatz et al. | Jul 2006 | B1 |
7199567 | Eberlein | Apr 2007 | B2 |
7477043 | Eberlein | Jan 2009 | B2 |
7477044 | Eberlein | Jan 2009 | B2 |
7538526 | Kojima et al. | May 2009 | B2 |
7973518 | Shor et al. | Jul 2011 | B2 |
7973521 | Chen et al. | Jul 2011 | B2 |
8080984 | Geynet | Dec 2011 | B1 |
8115463 | Wang | Feb 2012 | B2 |
8120338 | Kawagishi et al. | Feb 2012 | B2 |
8154263 | Shi et al. | Apr 2012 | B1 |
8169204 | Jian | May 2012 | B2 |
8183843 | Einerman et al. | May 2012 | B2 |
8188725 | Draghi et al. | May 2012 | B2 |
8378654 | Chern et al. | Feb 2013 | B2 |
20080136396 | Heilmann | Jun 2008 | A1 |
Number | Date | Country |
---|---|---|
101322088 | Dec 2008 | CN |
Entry |
---|
Office Action dated Jun. 14, 2016 from corresponding No. CN 201310583338.X. |
Office Action dated Sep. 21, 2015 from corresponding No. TW 103102060. |
Number | Date | Country | |
---|---|---|---|
20140266118 A1 | Sep 2014 | US |