1. Technical Field
The invention relates generally to electronic current sources and devices and methods that use such sources.
2. Discussion of Related Art
CMOS technology enables the production of digital-to-analog converters (DACs) with 14 bits of resolution. Implementations of the DACs have used the current-steering arrays. In such an array, the maximum resolution is limited by mismatches between the output currents of different current sources of the array. To achieve high resolution, a current-steering array may be fabricated in a self-calibrating form. Self-calibrating current-steering arrays often need less layout area on an integrated circuit than other types of high-resolution current-steering arrays.
During operation, the three-way switches 160, . . . , 16N connect N of the N+1 fixed current sources 120, . . . , 12N to the output ports 18−, 18+ such that individual ones of the N current sources 120, . . . , 12N only connect to one output ports 18−, 18+. Then, if the individual current sources 120, . . . , 12N are matched to produce equal output currents, the difference of the currents from the output port 18− and the output port 18+ is in the set {NIREF, (N−1)IREF, . . . , −NIREF}. Thus, the differential current-steering array 10 is a variable current source with equally spaced differential current outputs as long as the current sources 120, . . . , 12N are calibrated to produce equal currents.
In current-steering array 10, the individual three-way switches 160, . . . , 16N are transistor switching circuits well-known to those of skill in the art. The transistor switching circuits can be controlled by digital gate voltages so that the differential current-steering array 10 functions as a DAC.
During operation, one three-way switch 16j of the array also connects one current source 12j to the reference current source 14 so that its output current may be calibrated to the fixed value IREF. In particular, the (N+1) current sources 120, . . . , 12N are sequentially connected to the reference current source 14 so that their output currents can be calibrated to IREF during operation.
The extra current source 120 enables the performance of calibrations of the individual current sources 121, . . . , 12N during operation of the current-steering array 10. During the calibration of a current source 12j with j being in {1, . . . , N}, three-way switches 160 and 16j are set to substitute extra current source 120 for the current source 12j in the current steering array 10. This substitution connects the extra current source 120 to one of the output ports 18−, 18+ to which the current source 12j previously connected. During the substitution, the three-way switch 16j connects the current source 12j to the reference current source for calibration. For the above reasons, calibrations of the current sources 120, . . . , 12N can be performed as background processes without stopping operation of the current-steering array 10.
During normal operation, the switch S0 is open, and the three-way switch 16j connects the current source 12j to one of the output ports 18+, 18−. Then, the two internal current sources produce the combined output current of the current source 12j. During normal operation, the charge on the capacitor C fixes the gate voltage on the transistor T1 and its associated drain current.
During calibration operation, the charge on the capacitor C is reset to so that the drain currents of both transistors T1 and T2 sum to about IREF. To perform a calibration, the switch S0 is closed, and the three-way switch 16j is set to connect the current source 12j to reference current source 14. Then, the drain current flow through the transistor T1 adjusts so that the sum of the currents through both transistors T1, T2 becomes equal to IREF. During this operation, a current flow also adjusts the charge on the capacitor C so that the capacitor C provides an appropriate drain voltage for the drain current in the transistor T1. Thus, such a calibration resets the current source 12j to produce an output current of IREF.
Referring to
Various apparatus include arrays of current sources that can be steered by digital voltage sources.
One embodiment features an apparatus that includes an array of current sources, a digital memory, and a calibration circuit. The digital memory is configured to store one set of digital calibration values for each of the current sources and to apply each stored set of digital calibration values to the corresponding current source to set the output current of the corresponding output current source. The calibration circuit is configured to update each set of digital calibration values in the memory in a manner that reduces mismatches between output currents of different ones of the current sources.
One embodiment features an apparatus that includes an array of current sources, an output port, and an array of switches. Each of the current sources of the array includes a first current source and a multi-bit digital-to-analog converter and having an output line connected to add output currents of the first current source and the digital-to-analog converter. Each switch connects a corresponding one of the output lines to the output port.
Another embodiment features a method of operating current sources of a current source array. The method includes determining whether an output current of each current source of the array has a mismatch with respect to a reference output current. The method includes finding updated digital values for calibrating the each current source such that the updated digital values reduce the corresponding determined mismatch. The method includes storing the updated values to a digital memory such that the digital memory subsequently applies the updated digital values to calibration inputs of the each current source.
The illustrative embodiments are described more fully by the Figures and detailed description. The inventions may, however, be embodied in various forms and are not limited to embodiments described in the Figures and detailed description.
A set of applied digital data and control voltages, i.e., Control0, Data0; . . . ; and ControlN, DataN, determine the connections of the fixed current sources 320, . . . , 32N at each time. By changing one or more of the control and/or data voltages in the set, the currents on the plus and minus output ports 30+, 30−, may be changed.
If each current source 320, . . . , 32N is calibrated to produce substantially the same output current, the difference of the currents from output port 30+ and from output port 30− will be substantially in the set {NIREF, (N−1)IREF, . . . , −NIREF}. The particular value of the current difference is fixed by the set of input binary data signals Data1, . . . , and DataN. Thus, available values for the difference between the currents from the plus and minus output ports 30+, 30− are substantially evenly spaced. Such a property is often desirable when the input digital data signals or voltages Data1, . . . , and DataN operate the current-steering array 20 as a digital-to-analog converter (DAC).
The internal fine current source 38j includes a parallel array of K substantially identical switchable current sources. The output currents of the switchable current sources are summed to produce the output current of the internal fine current source 38j. Each switchable current source includes an incremental current source and an FET switch SW1, . . . , SWN. Each incremental current source includes an FET T4 whose gate is connected to a fixed voltage source VC. Each FET switch SWp determines whether the corresponding incremental current source is or is not added to the output current of the internal fine current source 38j. For example, the FET switch SWp is typically open for one applied value of the corresponding binary calibration voltage bjp and closed for the other applied value of the binary calibration voltage bjp. Thus, the fine current source 38j produces output currents whose values are substantially given by 0, i, 2i, . . . , and Ki where “i” is the output current of any one of incremental current source, e.g., IREF. That is, the fine current source 38j functions as a digital-to-analog converter (DAC) for the binary calibration signals bj1, . . . , bjK in a unary form.
The calibration decision circuit 44 may, e.g., incrementally change the present control voltages {bj1, . . . , bjK} in response to the current source 32j having a smaller or larger output current than the reference current source 40. The incremental change could, e.g., involve resetting one of the control voltages {bj1, . . . bjK} to turn on or off the associated switch SW1, . . . , SWK in the internal fine current source 38j. In such an embodiment, a series of the incremental calibration cycles may be required to match the selected current source 32j to the reference current source 40.
In one exemplary embodiment, the modulator 50 is a one-bit or multi-bit delta-sigma (ΔΣ) amplifier, and the digital detector 52 is a simple counter. Since the input voltage is a low frequency signal, the ΔΣ modulator 50 produces a high output signal for a portion of a temporal averaging period that is representative of the input voltage, i.e., provided that the temporal averaging period is sufficiently long. For example, a higher input voltage would produce the high signal output for a larger portion of the preselected temporal averaging period, and a lower input voltage would produce such an output for a smaller portion of the preselected temporal averaging period. Then, the length of the period for the high output is a measure of the input voltage. Thus, in such an embodiment, the digital detector 52 is configured to count the number of high counts over the preselected temporal averaging period. Then, the number of high counts provides a digital measure of the output current of the current source being measured.
In the initialization stage 72, the method 70 includes measuring the output current of a fixed reference current source and storing a digital measure of the output current (step 76). In the mismatch measurement circuit 42 of
In each of calibration stage 74, the method 70 involves adjusting the output current of a selected current source of the parallel array. The selected current source is, e.g., one of the current sources 32, . . . , 32N shown in
During each calibration stage 74, the method 70 includes measuring the output current of the selected current source (step 78). For example, in the mismatch measurement circuit 42 of
During each calibration stage 74, the method 70 includes comparing the digital measures of the output currents of the selected and reference current sources to determine whether there is a mismatch therebetween (step 80). For example, in the mismatch measurement circuit 42 of
During each calibration stage 74, the method 70 includes determining updated digital calibration values or voltages for the current source being calibrated in a manner that reduces any mismatch determined at step 80 (step 82). The updated calibration values can incrementally increase or decrease the output current of the current source being calibrated.
For current source 32j of
During each calibration stage 74, the method 70 includes storing the updated digital calibration voltages or values for the selected current source to a digital memory, e.g., digital memory 28 of
At each calibration stage 74, the method 70 includes looping back to repeat the initialization and calibration stages 72, 74 in response to an update of the digital calibration values having been performed (step 86). The calibration stage 74 is repeated until the comparing step determines that the mismatch between the selected current source and the reference current source is below a preselected threshold. If the mismatch being below the threshold, the selected current source is reset to function in the current source array without an update of its digital calibration values, and the next current source of the current source array is selected for calibration.
In various embodiments, the method 70 performs calibrations of the individual current sources of a current source array in a background mode. In the background mode, the calibration stages 74 involve swapping current sources selected for calibration with an extra current source, e.g., current source 320 in
The unary current source array 92 is an embodiment of the current source array 22 illustrated by
The binary current source array 94 includes “D” current sources 1001, . . . , and 100D with fixed output currents of IREF/21, IREF/22, . . . , and IREF/2D, respectively. During operation, each two-way switch 1021, . . . , 102D connects a corresponding one of the current sources 1001, . . . , 10D to one of the output ports 30+, 30−. The current sources 1001, . . . , 100D are not recalibrated during operation. In particular, each of the two-way switches 1021, . . . 102D is controlled by a corresponding binary control data value from the set {BD1, . . . , BDD}, which determines the total output current of the binary current source array 94.
In the DAC 90, precisions of the binary current sources 1001, . . . , 100D have less impact on the overall precision, because the binary current sources 1001, . . . , 100D provide less significant contributions to the total output current than the unary current sources 320, . . . , 32N. For that reason, combining a self-calibrating unary current source array with a binary current source array as in the DAC 90 may enable extending the number of digits of precision that are obtainable without requiring background calibrations of all individual current sources therein.
In exemplary embodiments, the unary current source array 92 has “2F+1” individual current sources 320, . . . , 32N, i.e., 2F=N, and the binary current source array 94 has D individual current sources 1001, . . . , 100D SO that the DAC 90 has a precision of 2F+D. That is, the DAC 90 converts F+D bits of digital data into an analog output current in each data cycle. The array of latches 96 holds the F bits that control the unary current source array 92 in one clock cycle. The F bits of control data, i.e., UD1, . . . , UDN, have a unary form to operate N=2F of the switches 340, . . . 34N of the current source array 22. In unary form, a number P is, e.g., encoded as a sequence of N digits, wherein P of the digits are 1's and N-P digits are 0's. The array of latches 98 holds the D bits of digital data suited to control the binary current source 94 in one clock cycle. The D bits of digital data, i.e., BD1, . . . , BDD, operate the D switches 1021, . . . , 102D corresponding to the different magnitude current sources 1001, . . . , 100D of the binary current source array 94.
From the above disclosure, the figures, and the claims, other embodiments will be apparent to those of skill in the art.
Number | Name | Date | Kind |
---|---|---|---|
2457220 | Fowler et al. | Dec 1948 | A |
2618420 | Levine | Nov 1952 | A |
2706072 | Furno | Apr 1955 | A |
3677437 | Haigler | Jul 1972 | A |
4835535 | Shibayama et al. | May 1989 | A |
5522512 | Archer et al. | Jun 1996 | A |
5761877 | Quandt | Jun 1998 | A |
5771657 | Lasher et al. | Jun 1998 | A |
5873488 | Guerra | Feb 1999 | A |
5897024 | Coughlin et al. | Apr 1999 | A |
5955980 | Hanna | Sep 1999 | A |
6130632 | Opris | Oct 2000 | A |
6166670 | O'Shaughnessy | Dec 2000 | A |
6260695 | Tasber et al. | Jul 2001 | B1 |
6318051 | Preiss | Nov 2001 | B1 |
6331830 | Song et al. | Dec 2001 | B1 |
6363687 | Luciano et al. | Apr 2002 | B1 |
6578734 | Coughlin et al. | Jun 2003 | B1 |
6581356 | Kim | Jun 2003 | B2 |
6633301 | Dallas et al. | Oct 2003 | B1 |
6738000 | Boxho | May 2004 | B2 |
6805259 | Stevens et al. | Oct 2004 | B2 |
6847568 | Gogl et al. | Jan 2005 | B2 |
6885958 | Yaklin | Apr 2005 | B2 |
6925774 | Peterson | Aug 2005 | B2 |
7019677 | Soman et al. | Mar 2006 | B1 |
Number | Date | Country | |
---|---|---|---|
20070146182 A1 | Jun 2007 | US |