Claims
- 1. A charge pump circuit comprising:
a positive current output circuit for providing a positive current to an output of the charge pump circuit; a negative current output circuit for providing a negative current to the output of the charge pump circuit; and calibration means for permitting the charge pump circuit to be adjusted to reduce any current mismatch between the positive and negative currents and for providing that any current mismatch is integrated into a phase locked loop filter capacitance.
- 2. The charge pump circuit as claimed in claim 1, wherein said calibration means includes pre-charging means for providing that the output voltage of said charge pump equals a reference voltage.
- 3. The charge pump circuit as claimed in claim 1, wherein said calibration means includes comparator means for comparing a loop filter voltage with a reference voltage.
- 4. The charge pump circuit as claimed in claim 1, wherein said calibration means includes iterative current reduction means for reducing the current mismatch to a value that is substantially zero by measuring the current mismatch, adjusting the circuit and then re-measuring the current mismatch.
- 5. The charge pump circuit as claimed in claim 1, wherein said charge pump circuit is used in a phase locked loop frequency synthesizer that includes a phase locked loop output and said calibration means is engaged when said phase locked loop output is not required during operation of the circuit.
- 6. A charge pump circuit comprising:
a reference current circuit operable for defining a reference current through a first biasing transistor and having a first low output impedance associated therewith, said reference current circuit being coupled to a first output transistor to provide a negative current to an output of the charge pump circuit; a replication feedback circuit coupled to said reference current circuit at a coupling node and operable for replicating said output voltage at said coupling node such that said reference current is defined in a second biasing transistor and having a second low impedance, said replication feedback circuit being coupled to a second output transistor to provide a positive current to the output of the charge pump circuit; and calibration means for permitting the charge pump circuit to be adjusted to reduce any mismatch between the positive and negative currents.
- 7. The charge pump circuit as claimed in claim 6, wherein said calibration means includes pre-charging means for providing that the output voltage of said charge pump equals a reference voltage.
- 8. The charge pump circuit as claimed in claim 6, wherein said calibration means includes integration means for providing that the current mismatch is integrated into a phase locked loop filter capacitance.
- 9. The charge pump circuit as claimed in claim 6, wherein said calibration means includes comparator means for comparing a loop filter voltage with a reference voltage.
- 10. The charge pump circuit as claimed in claim 6, wherein said calibration means includes iterative current reduction means for reducing the current mismatch to a value that is substantially zero by measuring the current mismatch, adjusting the circuit and then re-measuring the current mismatch.
- 11. The charge pump circuit as claimed in claim 6, wherein said charge pump circuit is used in a phase locked loop frequency synthesizer that includes a phase locked loop output and said calibration means is engaged when said phase locked loop output is not required during operation of the circuit.
- 12. A charge pump circuit comprising:
a reference current circuit including a first operational amplifier having a positive input port and a negative input port, said reference current circuit being operable for defining a reference current through a first biasing transistor and having a first low output impedance associated therewith, and being coupled to a first output transistor to provide a negative current to an output of the charge pump circuit; a replication feedback circuit including a second operational amplifier having a positive input port and a negative input port, said replication feedback circuit being coupled to said reference current circuit at a coupling node and operable for replicating said output voltage at said coupling node such that said reference current is defined in a second biasing transistor and having a second low impedance, and being coupled to a second output transistor to provide a positive current to the output of the charge pump circuit; and reconfiguration means for permitting the charge pump circuit to be reconfigured to couple the positive input ports of the first and second operational amplifiers to the output voltage of the charge pump circuit and to couple the negative input ports of the first and second operational amplifiers to a reference voltage.
- 13. The charge pump circuit as claimed in claim 12, wherein said charge pump circuit further includes calibration means for permitting the charge pump circuit to be adjusted to reduce to substantially zero any difference between the positive and negative currents to the output of the charge pump circuit.
- 14. The charge pump circuit as claimed in claim 12, wherein said reconfiguration means includes a plurality of switches for controlling the positive and negative input signals to the first and second operational amplifiers.
- 15. The charge pump circuit as claimed in claim 12, wherein said charge pump circuit further includes integration means for providing that the current difference is integrated into a phase locked loop filter capacitance.
- 16. The charge pump circuit as claimed in claim 13, wherein said charge pump circuit is used in a phase loop frequency synthesizer that includes a phase locked loop output and said calibration means is engaged when said phase locked loop output is not required during operation of the circuit.
- 17. A method of calibrating a charge pump circuit in a phase locked loop, said method comprising the steps of:
causing a voltage on a PLL loop filter capacitor to be equal to a reference voltage; integrating a current difference into a phase locked loop filter capacitance; and comparing the PLL loop filter voltage to a reference voltage.
- 18. The method as claimed in claim 17, wherein said method further includes the step of adjusting the charge pump circuit to reduce the current difference of said charge pump circuit.
- 19. The method as claimed in claim 18, wherein said method further includes the step of repeating said steps of reconfiguring, integrating, comparing and adjusting until the current difference is substantially close to zero.
- 20. The method of calibrating a charge pump circuit as claimed in claim 17, wherein said method is engaged when said phase locked loop output is not required during operation of the circuit.
Parent Case Info
[0001] This application claims priority to U.S. Provisional Patent Application Ser. No. 60/342,427 filed Dec. 20, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60342427 |
Dec 2001 |
US |