H. Hasegawa, et al.: A DC-Powered Josephson Logic Family That Uses Hybrid Unlatching Flip-Flop Logic Elemens (Huffles), Dec. 1995; IEEE Transactions on Applied Superconductivity, US, IEEE Inc., New York, vol 5, No. 4, pp. 3504-3510. |
P. F. Yuh et al.; “Josephson Edge-Triggered Gates for Sequential Circuits”; IEEE Transactions on applied Superconductivity, US, IEEE Inc., New York, vol 1, No. 1; Mar. 1, 1991; pp. 54-57. |
M. Jeffery, et al; “Superconducting complementary Output Switching Logic Operating at 5-10 GB/S”; Applied Physics Letters, US, American Institute of Physics, New York, vol 69, No 18, Oct. 28, 1996; pp. 2746-2748. |
K. K. Likharev, et al., “RSFQ Logic/Memory Family: A New Josephson-Junction Technology for Sub-Terahertz-Clock-Frequency Digital Systems,” IEEE Trans. on Appl. Supercon., vol. 1, No. 1, Mar. 1991, pp. 3-28. |
O. A. Mukhanov, et al., “New Elements of the RSFQ Logic Family,” IEEE Trans. on Magn., vol. 27, No. 2, Mar. 1991, pp. 2435-2438. |
S. V. Polonsky, et al., “New RSFQ Circuits,” Applied Superconductivity Conf., Chicago, Aug. 1992, Report EM-6, 11pgs. |