Claims
- 1. An input buffer comprising:
- a latch comprising a first inverter connected to
- a second inverter,
- a first pull-down device connected to said latch and being operable to latch the outputs of said first and second inverter,
- a third inverter, operable to switch said pull-down device both on and off,
- a first transistor connected to the output of said first inverter,
- a second transistor connected to the output of said second inverter,
- a logic element operable to receive input from said first and second inverter outputs, said logic element being further operable to transmit an output signal to the inputs of said third inverter and said first and second transistors;
- a third transistor connected to said first transistor;
- a fourth transistor connected to said second transistor, and
- a second pull-down device connected to said third and fourth transistors.
- 2. An input buffer as recited in claim 1 wherein said third transistor is operable to receive a signal corresponding to an address bit, said fourth transistor is operable to receive a reference voltage input and wherein said second pull-down device is operable to receive a clock signal input.
- 3. An input buffer as recited in claim 1 wherein said first, second, third, and fourth transistors are n-channel transistors.
- 4. An input buffer as recited in claim 1 wherein said logic element is operable to perform logic selected from the group consisting of an OR, NOR, AND, and NAND operation.
- 5. An input buffer as recited in claim 1 wherein said first and second inverters each comprises a p-channel transistor connected to an n-channel transistor.
Parent Case Info
This application is a continuation of application Ser. No. 07/569,359, filed Aug. 17, 1990, now abandoned.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
569359 |
Aug 1990 |
|