Claims
- 1. A random access memory self-latching input buffer circuit comprising:
- a clock operable to produce a first clock signal;
- an input buffer operable to receive the input of a row address from an integrated circuit bond pad in connection with the receipt of said first clock signal; and
- a detector operable to receive an output from said input buffer, aid detector being further operable to produce a second clock signal in connection with the receipt of said input buffer output said input buffer being operable to latch said row address in connection with the receipt of said second clock signal.
- 2. A random access memory self-latching input buffer circuit comprising:
- a clock operable to produce a first clock signal;
- an input buffer operable to receive the input of a column address from an integrated circuit bond pad in connection with the receipt of said first clock signal; and
- a detector operable to receive an output from said input buffer, said detector being further operable to produce a second clock signal in connection with the receipt of said input buffer output, said input buffer being operable to latch said column address in connection with the receipt of said second clock signal.
Parent Case Info
This is a continuation of U.S. application Ser. No. 07/799,872, filed Nov. 26, 1991 now U.S. Pat. No. 5,144,168.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
799872 |
Nov 1991 |
|