Claims
- 1. A semiconductor memory device for carrying out a self-refresh operation in response to a refresh request signal, said device comprising:
- a memory cell array formed on a chip and including a plurality of memory cells, each of said memory cells being provided in a matrix form along a plurality of word lines and a plurality of bit lines and each of said memory cells having a capacitor for retaining information to be refreshed by said self-refresh operation;
- a pseudo memory cell array provided in a vicinity of and along said memory cell array and including a plurality of pseudo memory cells, each of said plurality of pseudo memory cells having the same constitution as that of each of said memory cells in said memory cell array and including a capacitor having a charged potential;
- a first circuit means operatively connected to said pseudo memory cell array and including a plurality of first circuits, the number of which corresponds to a number of said plurality of pseudo memory cells, each of said plurality of first circuits monitoring a charged potential of a corresponding pseudo memory cell and independently generating a detection signal based on a lowering of the charged potential of the corresponding pseudo memory cell below a predetermined level; and
- a second level means operatively connected to said first circuit means for receiving at least one detection signal and for generating said refresh request signal in response to said at least one detection signal from said plurality of first circuits and for charging each capacitor in said plurality of pseudo memory cells, and wherein said second circuit means generates said refresh request signal at a timing which reflects a distribution of each refresh interval of said plurality of memory cells in said memory cell array.
- 2. A device as set forth in claim 1, wherein each first refresh interval in said plurality of pseudo memory cells is selected to reflect the distribution of each of second refresh intervals in said plurality of memory cells in said memory cell array and selected to be shorter refresh interval than each of the second refresh intervals.
- 3. A device as set forth in claim 2, wherein the shortest refresh interval among said first refresh intervals is shorter by a predetermined margin than the shortest refresh interval among said second refresh intervals.
- 4. A device as set forth in claim 3, wherein the capacitance of each of said plurality of pseudo memory cells is smaller than the capacitance of each of said plurality of memory cells in said memory cell array.
- 5. A device as set forth in claim 1, wherein said pseudo memory cell array is arranged at least in one row along the direction of said word lines in the vicinity of the memory cell array.
- 6. A device as set forth in claim 5, said device having two pseudo memory cell arrays, wherein each of said two pseudo memory cell arrays is arranged at each of the sides of said memory cell array along said direction of said word lines.
- 7. A device as set forth in claim 1, wherein each of said plurality of pseudo memory cells includes a transistor supplied with power by a power supply line and responding to said refresh request signal to be turned on, and a capacitor connected in series with said transistor and charged to a predetermined level when said transistor is turned on, and said first circuit means includes a plurality of transistors of the number corresponding to the number of said plurality of pseudo memory cells, each of said plurality of transistors being supplied with a voltage of a predetermined level for responding to a charged potential of a corresponding capacitor in said pseudo memory cells and generating said detection signal when said charged potential falls below said predetermined level.
- 8. A device as set forth in claim 1, wherein said second circuit includes an inverter responding to said detection signal, and AND gate responding to said detection signal and an output signal of said inverter and generating said refresh request signal, a delay means for delaying a change of said refresh request signal by a predetermined time, and a transistor responding to an output signal of said delay means and being turned on to invert a level of said detection signal when said output signal of said delay means changes to a predetermined level.
- 9. A semiconductor memory device for carrying out a self-refresh operation in response to a refresh request signal, said device comprising:
- a memory cell array formed on a chip and including a plurality of memory cells, each of said memory cells being provided in a matrix form along a plurality of word lines and a plurality of bit lines and each of said memory cells having a capacitor for retaining information to be refreshed by said self-refresh operation;
- a pseudo memory cell array provided in a vicinity of and along said memory cell array and including a plurality of pseudo memory cells, each of said plurality of pseudo memory cells having the same constitution as that of each of said memory cells in said memory cell array and including a capacitor having a charged potential;
- a first circuit means operatively connected to said pseudo memory cell array and including a plurality of first circuits, the number of which corresponds to a number of said plurality of pseudo memory cells, each of said plurality of first circuits monitoring a charged potential of a corresponding pseudo memory cell and generating a detection signal when the charged potential of the corresponding pseudo memory cell falls below a predetermined level; and
- a second level means operatively connected to said first circuit means for generating said refresh request signal in response to at least one detection signal from said plurality of first circuits and for charging each capacitor in said plurality of pseudo memory cells, wherein each first refresh interval in said plurality of pseudo memory cells is selected to reflect the distribution of each of second refresh intervals in said plurality of memory cells in said memory cell array and selected to be shorter refresh interval than each of the second refresh intervals.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-265372 |
Nov 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 117,589 filed Nov. 6, 1987 now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
55-125662 |
Sep 1980 |
JPX |
55-150191 |
Nov 1980 |
JPX |
Non-Patent Literature Citations (2)
Entry |
System Design/Integrated Circuits, Computer Design, vol. 22, Mar. 1983, No. 3, "The Chip That Refreshes Itself", by J. J. Fallin et al. |
Sawada et al., VLSI Symposium 1986, p. 85, Semiconductor Device Engineering Laboratory, "Self-Aligned Refresh Scheme". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
117589 |
Nov 1987 |
|