Claims
- 1. A read only memory comprising:
- a plurality of dynamic logic gates, each of said dynamic logic gates having at least a first input and a second input, an output of each of said dynamic logic gates being a bit position output of said memory;
- a first word line having first connections to selected ones of said first inputs, said first connections defining a first word of stored binary bits;
- means for generating a first signal on said first word line to cause said plurality of dynamic logic gates to provide said first word of binary bits;
- a second word line having a dynamic logic input circuit, an input of said dynamic logic input circuit operatively connected to said first word line and responsive to said first signal on said first word line to generate a second signal on said second word line a predetermined period of time after the occurrence of said first signal, said second word line having second connections to selected ones of said second inputs, said second connections defining a second word of stored binary bits.
- 2. The memory of claim 1 further comprising:
- a dynamic logic output circuit having an input connection to said first word line and an output connected to said input of said dynamic logic input circuit for operatively connecting said first word line to said input of said dynamic logic input circuit.
- 3. The read only memory of claim 2 wherein said dynamic logic output circuit further comprises:
- a first memory device connected to said output of said dynamic logic output circuit;
- a first unconditional memory device activation circuit connected to said first memory device;
- a first conditional memory device deactivation circuit connected to said first memory device and to said first word line for deactivating said first memory device a predetermined period of time after said first memory device has been activated whenever said first signal has been generated on said first word line; and
- wherein said dynamic logic input circuit further comprises:
- a second memory device which is a part of said second word line;
- a second unconditional memory device activation circuit connected to said second memory device;
- a second conditional memory device deactivation circuit connected to said second memory device and to said input of said dynamic logic input circuit for deactivating said second memory device a predetermined period of time after said second memory device has been activated whenever said first signal has not been generated on said first word line.
- 4. The read only memory of claim 2 wherein said plurality of dynamic logic gates comprise logical OR circuits;
- wherein said dynamic logic input circuit comprises a logical AND circuit having at least one input.
- 5. The read only memory of claim 2 wherein said first and second word line of said read only memory is on an integrated circuit substrate and wherein each of first and second word lines has a dynamic logic input circuit at one end of said word line and a dynamic logic output circuit at another end of said word line.
- 6. The read only memory of claim 2, wherein said dynamic logic output circuit further comprises:
- a first capacitive memory means connected to said output of said dynamic logic output circuit;
- a first field effect transistor circuit connected between a voltage source and said first capacitive memory means for charging said first capacitive memory means to substantially the voltage level of said voltage source;
- a second field effect transistor circuit connected between said first capacitive memory means and a reference voltage source and controlled by said signal on said first word line to conditionally discharge said first capacitive memory means to substantially the voltage of said reference voltage source after said first capacitive memory means has been charged; and
- wherein said dynamic logic input circuit further comprises:
- a second capacitive memory means of said second word line;
- a third field effect transistor circuit connected between said voltage source and said second capacitive memory means for charging said second capacitive memory means to substantially the voltage level of said voltage source;
- a fourth field effect transistor circuit connected between said second capacitive memory means and said reference voltage source and controlled by the discharged condition of said first capacitive memory means to prevent the discharge of said second capacitive memory means to substantially the voltage of said reference voltage source after said second capacitive memory means has been charged thereby providing said second signal on said second word line a predetermined period of time after the occurrence of said first signal.
- 7. The memory of claim 1 further comprising:
- a connection between an output of one of said plurality of dynamic logic gates and said input of said dynamic logic input circuit, said one of said plurality of dynamic logic gates having one of said first connections to said first word line for operatively connecting said first word line to said input of said dynamic logic input circuit.
- 8. The read only memory of claim 7 wherein said plurality of dynamic logic gates comprise logical OR circuits;
- wherein said dynamic logic input circuit comprises a logical AND circuit having at least one input.
- 9. The read only memory of claim 7 wherein each of said plurality of dynamic logic gates comprises:
- a first memory device connected to said output of said dynamic logic gate;
- a first unconditional memory device activation circuit connected to said first memory device;
- a first conditional memory device deactivation circuit connected to said first memory device and having a connection to said first input and a connection to said second input for conditionally deactivating said first memory device a predetermined time after said first memory device has been activated thereby providing an output signal at said output of said dynamic logic gate; and
- wherein said dynamic logic input circuit further comprises:
- a second memory device connected to said second inputs of said dynamic logic gates;
- a second unconditional memory device activation circuit connected to said second memory device;
- a second conditional memory device deactivation circuit connected to said second memory device and to said input of said dynamic logic input circuit for deactivating said second memory device a predetermined period of time after said second memory device has been activated whenever said first signal has not been generated on said first word line.
- 10. The read only memory of claim 7, wherein said one of said plurality of dynamic logic gates further comprises:
- a first capacitive memory means connected to said output of said one of said plurality of dynamic logic gates;
- a first field effect transistor circuit connected between a voltage source and said first capacitive memory means for charging said first capacitive memory means to substantially the voltage level of said voltage source;
- a second field effect transistor circuit connected between said first capacitive memory means and a reference voltage source and controlled by said signal on said first word line to conditionally discharge said first capacitive memory means to substantially the voltage of said reference voltage source after said first capacitive memory means has been charged; and
- wherein said dynamic logic input circuit further comprises:
- a second capacitive memory means of said second word line;
- a third field effect transistor circuit connected between said voltage source and said second capacitive memory means for charging said second capacitive memory means to substantially the voltage level of said voltage source;
- a fourth field effect transistor circuit connected between said second capacitive memory means and said reference voltage source and controlled by the discharged condition of said first capacitive memory means to prevent the discharge of said second capacitive memory means to substantially the voltage of said reference voltage source after said second capacitive memory means has been charged thereby providing said second signal on said second word line a predetermined period of time after the occurrence of said first signal.
- 11. The memory of claim 1 wherein each of said dynamic logic gates further comprises a third input, and wherein said memory further comprises:
- a third word line having a second dynamic logic input circuit, an output of said second dynamic logic input circuit operatively connected to said first word line and responsive to said first signal on said first word line to generate a third signal on said third word line said predetermined period of time after the concurrence of said first signal, said third word line having third connections to selected ones of said third inputs, said third connections defining a third word of stored binary bits,
- whereby both said second word of binary bits and said third word of binary bits simultaneously appear at said outputs of said dynamic logic gates said predetermined period of time after the occurrence of said first signal.
- 12. The memory of claim 11 further comprising:
- a dynamic logic output circuit having an input connected to said first word line and an output connected to said input of said dynamic logic input circuit for operatively connecting said first word line to said input of said dynamic logic circuit; and
- a connection between an output of one of said dynamic logic gates and said input of said second dynamic logic input circuit, said one of said plurality of dynamic logic gates having one of said first connections to said first word line for operatively connecting said first word line to said input of said second dynamic logic circuit.
- 13. A read only storage comprising:
- a plurality of word lines including a first word line having an input and an output and a second word line having an input and an output;
- a plurality of dynamic logic gates, each corresponding to a bit position of word stored in said read only memory;
- means selectively connecting said first word line to said plurality of dynamic logic gates in accordance with the bit pattern of a first word stored in said read only storage;
- means selectively connecting said second word line to said plurality of dynamic logic gates in accordance with the bit pattern of a second word stored in said read only storage;
- a first input signal;
- means applying said input signal to said input of said first word line to energize said means for selectively connecting said first word line to said plurality of dynamic logic gates causing signals to be produced by said plurality of dynamic logic gates representing said first word stored in said read only storage; and
- dynamic logic means connecting said output of said first word line to said input of said second word line, said dynamic logic means being responsive to said first input signal to apply a second input signal to said second word line a predetermined period of time after the occurrence of said first input signal to energize said plurality of dynamic logic gates causing second signals to be produced by said dynamic gates representing said second word stored in said read only memory.
Parent Case Info
This is a continuation of application Ser. No. 334,796 filed Feb. 22, 1973.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
334796 |
Feb 1973 |
|