Claims
- 1. In an integrated circuit device including a data transmitter and a data receiver, the integrated circuit device comprising:a clock source, having an output for a clock signal; a phase locked loop, having an input connected to the output of the clock source, and having an output for providing a clock signal phase locked to a received signal and connected to the receiver for control of the timing of processing of the received data signal; a phase interpolator having an input connected to the output of the clock source, having a control input for receiving control signals and adjusting the direction and rate of the phase interpolator in accordance with the control signals, and having an output providing a phase shifted clock signal and connected to the transmitter for control of the timing of processing of transmitted data signals.
- 2. An integrated circuit according to claim 1 wherein said phase locked loop comprises:a second phase interpolator, having an input connected to the output of the clock source, having a control input for receiving a control word and adjusting the phase shift of the phase interpolator in accordance with the control word, and having an output providing a phase shifted clock signal and connected to the receiver for control of the timing of processing of received data signals; and phase detect logic for detecting the difference in phase between the received data signals and the shifted clock signal, and providing a control word corresponding to the detected phase shift to the control input of the phase interpolator, a method for testing the integrated circuit device.
- 3. In an integrated circuit device including a data transmitter and a data receiver, the integrated circuit device comprisinga clock source, having an output for a clock signal; a first phase interpolator, having an input connected to the output of the clock source, having a control input for receiving a control word and adjusting the phase shift of the phase interpolator in accordance with the control word, and having an output providing a phase shifted clock signal and connected to the receiver for control of the timing of processing of received data signals; and phase detect logic for detecting the difference in phase between the received data signals and the shifted clock signal, and providing a control word corresponding to the detected phase shift to the control input of the phase interpolator, a method for testing the integrated circuit device; a second phase interpolator having an input connected to the output of the clock source, having a control input for receiving control signals and adjusting the direction and rate of the phase interpolator in accordance with the control signals, and having an output providing a phase shifted clock signal and connected to the transmitter for control of the timing of processing of transmitted data signals; a method for testing the integrated circuit device comprising the steps of: applying control signals to said second phase interpolator to control the phase shift of the second phase interpolator at a constant rate in a selected direction so as to create a constant frequency offset to the phase shifted clock signal; and measuring the response of the integrated circuit device to the effects of said control signals.
Parent Case Info
This application claims priority under 35 USC §119(e)(1) of provisional application No. 60/077,169, filed Mar. 6, 1998, and provisional application No. 60/090,495, filed Jun. 24, 1998.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Texas Instruments, “SN75FC1000 1-Gigabit Fibre Channel Transceiver”, Product Preview, Aug. 1996, Revised Dec. 1996, pp. 1-14. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/077169 |
Mar 1998 |
US |
|
60/090495 |
Jun 1998 |
US |