Claims
- 1. A driver circuit with a self-timed output, comprising:
- input means coupled to at least one data input, the data input driving the input means to one of two complementary logic states, the first of the two complementary logic states corresponding to valid data and the second of the two complementary logic states corresponding to invalid data;
- output means for selectively driving the output;
- data reset means for placing the output means in a first output state that does not drive the output in response to the data reset means receiving a data reset pulse; and
- control means coupled to the input means, the output means, and the data reset means, for causing the output means to change from the first output state to a second output state that drives the output at a time determined by the data input driving the input means to the first of the two complementary logic states.
- 2. The driver circuit of claim 1 wherein the control means functions independently of a clock signal.
- 3. A method for selectively driving an output signal, comprising the steps of:
- providing input means coupled to at least one data input, the data input driving the input means to one of two complementary logic states, the first of the two complementary logic states corresponding to valid data and the second of the two complementary logic states corresponding to invalid data;
- providing output means for selectively driving the output signal;
- providing data reset means for placing the output means in a first output state that does not drive the output in response to the data reset means receiving a data reset pulse;
- providing control means coupled to the input means, the output means, and the data reset means, for causing the output means to change from the first state to a second state that drives the output at a time determined by the data input driving the input means to the first of the two complementary logic states;
- pulsing the data reset pulse to place the output means in the first output state;
- the output means changing from the first output state to the second output state when the input means is first driven to the first of the two logic states after the data reset pulse occurs.
Parent Case Info
This application is a division of application No. 08/506,933, filed Jul. 26, 1995 now U.S. Pat. No. 5,561,694.
US Referenced Citations (13)
Divisions (1)
|
Number |
Date |
Country |
Parent |
506933 |
Jul 1995 |
|