Claims
- 1. A data processing system comprising in combination:a host processor; a peripheral controller; an input-output sub-element physically located remotely from said host processor; a self-timed interface link coupling host commands and data directly between said host processor to said input-output sub-element and said peripheral controller; said self-timed interface link including a transmitting node for transmitting a digital data and a clock signal and a receiving node for receiving said digital data and said clock signal, said transmitting node connected to said receiving node by a parallel data bus to individual lines of which respective bits of digital data streams are coupled in parallel by said clock signal at said transmitting node; and said bus including a separate line for transmitting said clock signal to said receiving node, and said receiving node including means to phase align said respective bits on each of said lines separately with respect to said clock signal transmitted to said receiving node.
- 2. A data processing system comprising in combination:a host processor; a non-blocking self-timed interface packet switch; a communications network; a mass storage unit; a peripheral controller; an input-output sub-element physically located remotely from said host processor; a self-timed interface link coupling host commands and data directly between said host processor to said input-output sub-element and said peripheral controller; a self-timed interface link coupling said mass storage unit to said self-timed interface non-blocking packet switch; a self-timed interface link coupling said communications network to said self-timed interface non-blocking packet switch; a self-timed interface link coupling said self-timed interface non-blocking packet switch to said host; said self-timed interface link including a transmitting node for transmitting a digital data and a clock signal and a receiving node for receiving said digital data and said clock signal, said transmitting node connected to said receiving node by a parallel data bus to individual lines of which respective bits of digital data streams are coupled in parallel by said clock signal at said transmitting node; and said bus including a separate line for transmitting said clock signal to said receiving node, and said receiving node including means to phase align said respective bits on each of said lines separately with respect to said clock signal transmitted to said receiving node.
- 3. A data processing system comprising in combination:a host processor; a non-blocking self-timed interface packet switch; a communications network; a mass storage unit; a server; a peripheral controller; an input-output sub-element physically located remotely from said host processor; a self-timed interface link coupling host commands and data directly between said host processor to said input-output sub-element and said peripheral controller; a self-timed interface link coupling said mass storage unit to said self-timed interface non-blocking packet switch; a self-timed interface link coupling said communications network to said self-timed interface non-blocking packet switch; a self-timed interface link coupling said self-timed interface non-blocking packet switch to said host; said self-timed interface link including a transmitting node for transmitting a digital data and a clock signal and a receiving node for receiving said digital data and said clock signal, said transmitting node connected to said receiving node by a parallel data bus to individual lines of which respective bits of digital data streams are coupled in parallel by said clock signal at said transmitting node; said bus including a separate line for transmitting said clock signal to said receiving node, and said receiving node including means to phase align said respective bits on each of said lines separately with respect to said clock signal transmitted to said receiving node; and a self-timed interface link coupling said server to said self-timed interface non-blocking packet switch.
CROSS REFERENCE TO RELATED APPLICATIONS
The present United States patent application is related to the following United States patent applications incorporated herein by reference:
Application Ser. No. 08/261,515, filed Jun. 17, 1994, entitled “Self-Timed Interface,” and assigned to the assignee of this application.
Application Ser. No. 08/261,522, filed Jun. 17, 1994, entitled “Multiple Processor Link,” and assigned to the assignee of this application.
Application Ser. No. 08/261,561, filed Jun. 17, 1994, entitled “Enhanced Input-Output Element,” and assigned to the assignee of this application.
Application Ser. No. 08/261,603, filed Jun. 17, 1994, entitled “Massively Parallel System,” and assigned to the assignee of this application.
Application Ser. No. 08/261,641, filed Jun. 17, 1994, entitled “Shared Channel Subsystem,” and assigned to the assignee of this application.
US Referenced Citations (16)