The present disclosure relates to a semiconductor apparatus having a constant voltage built-in circuit, and in particular to a semiconductor apparatus having such a constant voltage built-in circuit, and receives a low input voltage and creates a small difference between input and output voltages.
As a semiconductor becomes finer, an amount of voltage supplied to a semiconductor apparatus decreases, recently. An instrument tends to employ a semiconductor apparatus for the purpose of reducing power consumption. Further, a difference between input and output voltages becomes smaller in order to improve efficiency of a power supply circuit that supplies a power source to a semiconductor apparatus. As shown in
In order to improve efficiency of a constant voltage circuit with the above-mentioned configuration, it is important to decrease a difference between the input and output voltages Vi and Vo as small as possible, and thereby reducing power consumption in the output transistor M101. A difference between input and output voltages Vi and Vo is needed to be more than a product of a turn on resistance and output current of the output transistor M101. When the turn on resistance of the output transistor M101 is large, the difference between the input and output voltages Vi and Vo cannot be decreased. Further, when the voltage supplied to the Semiconductor apparatus decreases, and the input voltage Vi decreases down to approximately a threshold voltage for the output transistor M101 as mentioned above, the output transistor M101 cannot be sufficiently turned on, and thereby the turn on resistance of the output transistor M101 becomes large. Then, in order to decrease the turn on resistance of the output transistor M101, an area of an element of the output transistor M101 is increased or a transistor having a low threshold voltage is utilized.
As shown, when a difference between input and output voltages Vi and Vo is small and is less than a threshold voltage for the output transistor M111, the output transistor M111 cannot be turned on. Then, the charge pump circuit creates voltage larger than the input voltage Vi and supplies it to the error amplifier circuit 101 as a power source. Thus, the error amplifier circuit 101 is able to output voltage larger than the input voltage Vi and drive the output transistor M111 even if the difference between the input and output voltages is less than the threshold voltage for the output transistor M111.
However, since a ratio of an area occupied by the output transistor M101 is significantly large in such a constant voltage circuit of
Accordingly, an object of the present disclosure is to improve such background arts technologies and provides a new and novel semiconductor apparatus.
Such a new and novel semiconductor apparatus includes a constant voltage circuit that converts an input voltage and outputs a prescribed constant voltage. The constant voltage circuit includes an output transistor that receives an input of a control signal and outputs a current (from an input terminal to an output terminal) in accordance with the control signal. The constant voltage circuit further includes an error amplifier circuit that controls the output transistor to create a voltage in proportion to an output voltage outputted from the output terminal becomes a prescribed reference level. A direct current power source is provided to supply direct current power to the constant voltage circuit. A voltage creating circuit creates and outputs a voltage higher than that of the direct current power. The voltage creating circuit creates a lower voltage than that of a negative side power source of the direct current power source. The lower voltage does not destroy a function of a control electrode of the output transistor. The lower voltage is supplied as a negative side power source voltage of an output stage (an output amplifier circuit) in the error amplifier circuit.
In another embodiment, the lower voltage is supplied to an error amplifier step of the error amplifier circuit as a negative side power source voltage.
In yet another embodiment, the output transistor includes a MOS transistor with its source being grounded.
In yet another embodiment, the output transistor includes a PMOS transistor.
In yet another embodiment, the output transistor includes a PMOS transistor.
In yet another embodiment, a difference between the voltage created by the voltage creating circuit and the voltage inputted to the output transistor is controlled to be less than an absolute maximum rated value of the voltage induced between the gate and the source of the output transistor.
A more complete appreciation of the subject matter of the present disclosure and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
Referring now to the drawing, wherein like reference numerals designate identical or corresponding parts throughout several views, in particular in
As shown, the semiconductor apparatus 1 includes a constant voltage circuit 2 that creates a prescribed constant voltage based on an input voltage Vi inputted to an input terminal IN and outputs it from an output terminal OUT as an output voltage Vo. The semiconductor apparatus 1 also includes a negative voltage creating circuit 3 that creates a prescribed negative voltage Vss based on the input voltage Vi, and supplies it to the constant voltage circuit 2. Such a negative voltage creating circuit 3 serves as a voltage creating circuit.
The constant voltage circuit 2 includes a reference voltage creating circuit 11 that creates and outputs a prescribed reference voltage Vref, an error amplifier circuit 12, an output transistor M1 having a PMOS transistor, and a pair of output voltage detection use resistances R1 and R2, (i.e., a voltage divider). The output transistor M1 is inserted between the input and output terminals IN and OUT. Whereas, the pair of resistances R1 and R2 are serially connected between the output terminal OUT and ground voltage GND. A division voltage Vfb obtained by diving the output voltage Vo is outputted from a connection section between the resistances R1 and R2, and is inputted to a non-inversion input terminal of the error amplifier circuit 12. The reference voltage Vref is inputted to an inversion input terminal of the error amplifier circuit 12. An output terminal of the error amplifier circuit 12 is connected to a gate of the output transistor M1. Further, the negative voltage creating circuit 3 includes a publicly known power source circuit using a charge pump circuit or the like. The negative voltage Vss outputted from the negative voltage creating circuit 3 is inputted to the error amplifier circuit 12.
As shown, the error amplifier circuit 12 includes a differential amplifier circuit 15 and an output amplifier circuit 16. The differential amplifier circuit 15 includes a pair of PMOS transistors M11 and M12, a plurality of NMOS transistors M13 to M15, and the first bias power source 21 that creates and outputs a prescribed bias voltage Vb1. The output amplifier circuit 16 includes a PMOS transistor M16, a NMOS transistor M17, and the second bias power source 22 that creates and outputs a prescribed bias voltage Vb2. To the respective differential amplifier circuit 15 and the output amplifier circuit 16, the input voltage Vi is inputted as positive side power source voltage. Further, as negative side power source voltages, ground voltage GND is inputted to the differential amplifier circuit 15, and the negative voltage Vss is inputted to the output amplifier circuit 16, respectively. Such an output amplifier circuit serves as an output stage.
The NMOS transistors M13 and M14 collectively form a differential pair, while respective sources are connected to each other. The NMOS transistor M15 is connected to a position between a connection section between the sources of the NMOS transistors M13 and M14 and ground voltage GND. To the gate of the NMOS transistor M15, the bias voltage Vb1 is inputted as a constant current source. The PMOS transistors M11 and M12 collectively form a current mirror circuit, and function as a load for the NMOS transistors M13 and M14. The respective sources of the PMOS transistors M11 and M12 are connected to the input voltage Vi. The respective gates of the PMOS transistors M11 and M12 are connected to each other and are connected to the drain of the PMOS transistor M11.
The drain of the PMOS transistor M11 is connected to the drain of the NMOS transistor M13, while the drain of the PMOS transistor M12 is connected to the drain of the NMOS transistor M14. The connection section serves as an output terminal of the differential amplifier circuit 15 and is connected to the gate of the PMOS transistor M16. The gate of the NMOS transistor M13 serves as the inversion input terminal of the error amplifier circuit 12, while the gate of the NMOS transistor M14 serves as the non-inversion input terminal of the error amplifier circuit 12. PMOS and NMOS transistors M16 and M17 are serially connected between the input voltage Vin and the negative voltage Vss. The bias voltage Vb2 is inputted to the gate of the NMOS transistor M17. Thus, the NMOS transistor M17 serves as a constant current source. The connection section of the PMOS and NMOS transistors M16 and M17 serves as the output terminal of the error amplifier circuit 12.
In such a configuration, the error amplifier circuit 12 controls output current of the output transistor M1 so that the division voltage Vfb becomes a reference voltage Vref and the output voltage Vo becomes constant at a prescribed level. Further, since a difference between input and output voltages of the output transistor M1 can be more decreased when the turn on resistance of the output transistor M1 is decreased, electric power loss can be reduced in the output transistor M1. Further, since a compact type can be employed for the output transistor M1 when the same turn on resistance can be employed, a chip area can be reduced, a response speed is improved, and phase compensation can readily be achieved. Further, when the output transistor M1 employs source ground connection to have a gain, a libulu? removal rate can be improved. As a result, the semiconductor apparatus can be manufactured at low coat, and performance can be improved. Thus, the turn on resistance of the output transistor M1 needs to be decreased.
Whereas, the turn on resistance gradually decreases down to −20 v as the absolute maximum rated value for the gate source interval voltage Vgs. Specifically, the turn on resistance, which is 0.3 ohm when the gate source interval voltage Vgs is −4V, decreases down to less than half (i.e., 0.13 ohm) when it is −20V. This represents that when the gate source interval voltage Vgs is increased, voltage can descend to less than half in the output transistor M1.
As shown in
Further, a difference between input and output voltages of the constant voltage circuit 2 can be decreased, and power source can efficiency be improved. Further, when the turn on resistance of the output transistor M1 does not need to be decreased, an IC-chip can be downsized at low cost, because the output transistor M1 can be small. Further, since a gate input capacity of the output transistor M1 decreases, a response speed of the output transistor M1 can be increased.
Even though ground voltage is used as a negative side power source voltage for the output amplifier circuit 16, the negative voltage Vss outputted from the negative voltage creating circuit 3 can be used as the negative side power source voltage for the differential amplifier circuit 15.
Numerous additional modifications and variations of the present disclosure are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the present disclosure may be practiced otherwise that as specifically described herein.
This application claims priority under 35 U.S.C. §119 to Japanese Patent Application No. 2006-069396 filed on Mar. 14, 2006, the entire contents of which are hereby incorporated herein by reference.
Number | Date | Country | Kind |
---|---|---|---|
2006-069396 | Mar 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4464634 | Velazquez | Aug 1984 | A |
5289137 | Nodar et al. | Feb 1994 | A |
5880638 | Schaffer | Mar 1999 | A |
6909569 | Makita et al. | Jun 2005 | B2 |
Number | Date | Country |
---|---|---|
3-204012 | Sep 1991 | JP |
3817569 | Jun 2006 | JP |
Number | Date | Country | |
---|---|---|---|
20070222502 A1 | Sep 2007 | US |