Akira Nakada, et al. “A Fully Parallel Vector-Quantization Processor for Real-Time Motion-Picture Compression”, IEEE Journal of Solid-State Circuits, vol. 34, No. 6, Jun. 1999, pp. 822-829. |
T. Nozawa, et al. “A Parallel Vector Quantization Processor Eliminating Redundant Calculations for Real-time Motion Picture Compression”, 2000 IEEE International Solid-State Circuits Conference, Feb. 8, 2000, pp. 234-235, and 460. |
Sateh M. S. Jalaleddine, et al. “Associative IC Memories with Relational Search and Nearest-Match Capabilities”, IEEE Journal of Solid-State Circuits, vol. 27, No. 6, Jun. 1992, pp. 892-900. |
R.G. Carvajal, et al. High-speed high-precision min/max circuits in CMOS technology, Electronics Letters, vol. 36, No. 8, Apr. 13, 2000, pp. 697-699. |
Hans Jurgen Mattausch, et al. “An Architecture for Compact Associative Memories with Deca-ns Nearest-Match Capability up to Large Distances”, 2001 IEEE International Solid-State Circuits Conference, Feb. 6, 2001, pp. 170-171, and 443. |
Hans P. Graf, et al. “Analog Electronic Neural Network Circuits”, IEEE Circuits and Devices Magazine, vol. 5, Jul. 1989, pp. 44-49, and 55. |
J. Lazzaro, et al. “Winner-Take-All Networks of O (N) Complexity”, Advances in Neural Information Processing Systems, pp. 703-711. |
W. R. Daasch, et al., Asic Conference and Exhibit, Proceedings, Seventh Annual IEEE International, XP-010140532, pp. 25-28, “A Word/Bit Parallel Inexact Match Content Addressable Memory”, Sep. 19, 1994. |
W. R. Daasch, Electronic Letters, vol. 27, No. 18, XP-000264473, pp. 1623-1625, “Inexact Match Associative Memory Cell”, Aug. 29, 1991. |
C-K. Pham, et al., Proceedings of the International Symposium on Circuits and Systems, vol. 2, XP-010115780, pp. 2752-2755, “CMOS Digital Retina Chip with Multi-Bit Neurons for Image Coding”, May 3, 1993. |
L. G. Johnson, et al., Electronics Letters, vol. 27, No. 11, XP-000232447, pp. 957-958, “MOS Implementation of Winner-Take -All Network with Application to Content-Addressable Memory”, May 23, 1991. |
S. Bibyk, et al., Proceedings of the International Joint Conference on Neural Networks, vol. I, XP-000239698, pp. I-557-I-562, “Neural Circuit Architectures for Real-Time Signal Processing in Video Rate Communication Systems”, Jul. 8-12, 1991. |